

FEDL2250FULL-06

Issue Date: Dec. 27, 2004

# **OKI Semiconductor**

# ML2251/52/53/54/56-XXX, ML22Q54/Q58

2-Channel Mixing Oki ADPCM Algorithm-Based Speech Synthesis LSI

#### GENERAL DESCRIPTION

The ML2250 family is a 2-channel mixing speech synthesis device with an on-chip voice data (i.e., phrases) storing mask ROM and a flash memory. Besides playing the built-in voice data, this device can output voice data that is input from outside the device. This ML2250 family allows selecting the playback method from the 8-bit PCM, non-linear 8-bit PCM, 16-bit PCM, 2-bit ADPCM2, and 4-bit ADPCM2 algorithms. And the sound volume is adjustable as well.

The ML2250 family incorporates a 14-bit D/A converter and low-pass filter.

It is easy to configure a speech synthesizer by externally connecting a power amplifier and a CPU to the ML2250 family.

The ML2250 family line-up includes 2 types of products: with on-chip mask ROM, and with on-chip flash memory.

#### • ML2251/52/53/54/56-XXX

This is a CMOS single chip speech synthesis device with an on-chip mask ROM. Products with 5 types of mask ROMs are available in the ML2250 family depending upon the total playback time length.

#### • ML22Q54/Q58

The ML22Q54/Q58 is a speech synthesis device with a 4-Mbit/8-Mbit flash memory built in. The voice data can be easily written to the flash memory using a special tool. The on-chip flash memory product is suitable for the diversified low volume production or short delivery time applications that the on-chip mask ROM product cannot support. The ML22Q54/Q58 is most suitable for evaluation because the circuit configuration is the same as the on-chip mask ROM product.

Table below summarizes the points of difference between the ML2250 family and currently manufactured products with a ROM built in.

| -                                            | ML2250 family                                                                     | MSM6650 family                                | MSM9800 family                                | ML2210 family                                    |
|----------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------|--------------------------------------------------|
| Interface                                    | Parallel or serial                                                                | Parallel, serial or stand-alone               | Parallel or stand-alone                       | Serial                                           |
| Playback method                              | 2-bit ADPCM2<br>4-bit ADPCM2<br>8-bit PCM<br>8-bit non-linear PCM<br>16-bit PCM   | 4-bit ADPCM<br>8-bit PCM                      | 8-bit PCM<br>8-bit non-linear PCM             | 4-bit ADPCM<br>8-bit PCM<br>8-bit non-linear PCM |
| Max. number of phrases                       | 256                                                                               | 127                                           | 63                                            | 247                                              |
| Sampling frequency (kHz)                     | 4.0/5.3/6.0/6.4/8.0/10.7<br>/12.0/12.8/16.0/21.3/<br>24.0/25.6/32.0/42.7/<br>48.0 | 4.0/5.3/6.4/8.0/<br>10.7/12.8/16.0/<br>32.0   | 4.0/5.3/6.4/8.0/10.7/<br>12.8/16.0            | 4.0/5.3/6.4/8.0/10.7/<br>12.8/16.0               |
| Clock frequency                              | 4.096 MHz                                                                         | 256 kHz (CR<br>oscillation)<br>4.096 MHz (XT) | 256 kHz (CR<br>oscillation)<br>4.096 MHz (XT) | 4.096 MHz                                        |
| D/A converter                                | Voltage type: 14 bits                                                             | Voltage type: 12 bits                         | Current type: 10 bits                         | Current type: 12 bits                            |
| Low-pass filter                              | FIR type interpolation filter                                                     | Secondary comb filter                         | Primary comb filter                           | Secondary comb filter                            |
| Number of channels                           | 2 channels                                                                        | 2 channels                                    | 1 channel                                     | 1 channel                                        |
| Phrase control table                         | Both 2 channels without user definable phrase restrictions                        | Can edit 8<br>phrases (1<br>channel only)     | Can edit 8 phrases                            | None                                             |
| Volume adjustment                            | 29 steps<br>(–2 dB/–5 dB steps)                                                   | 4 steps<br>(–6 dB steps)                      | Set at VREF.                                  | Set at VREF.                                     |
| Repeat function                              | No limit                                                                          | 4 types                                       | None                                          | None                                             |
| STOP                                         | Each channel independent                                                          | Simultaneous channels 1 and 2                 | Available                                     | Available                                        |
| Seam silence interval in continuous playback | 0 (Note)                                                                          | 4 sampling cycles                             | 3 sampling cycles                             | 4 sampling cycles                                |
| Others                                       | External data input possible                                                      | _                                             | _                                             | _                                                |

Note: Continuous playback shown in the figure below is possible.



#### **FEATURES**

| Type POM canacity |              | Maximum playback time length (sec) (In 4-bit ADPCM2) |                             |                             |                            |                           |  |  |  |
|-------------------|--------------|------------------------------------------------------|-----------------------------|-----------------------------|----------------------------|---------------------------|--|--|--|
| Туре              | ROM capacity | $F_{SAM} = 4.0 \text{ kHz}$                          | $F_{SAM} = 6.4 \text{ kHz}$ | $F_{SAM} = 8.0 \text{ kHz}$ | $F_{SAM} = 16 \text{ kHz}$ | F <sub>SAM</sub> = 32 kHz |  |  |  |
| ML2251            | 512 Kbit     | 31.7                                                 | 19.8                        | 15.8                        | 7.9                        | 3.9                       |  |  |  |
| ML2252            | 1 Mbit       | 64.5                                                 | 40.3                        | 32.2                        | 16.1                       | 8.0                       |  |  |  |
| ML2253            | 3 Mbit       | 195.5                                                | 122.2                       | 97.7                        | 48.8                       | 24.4                      |  |  |  |
| ML2254            | 4 Mbit       | 261.1                                                | 163.2                       | 130.5                       | 65.2                       | 32.6                      |  |  |  |
| ML22Q54           | 4 Mbit       | 261.1                                                | 163.2                       | 130.5                       | 65.2                       | 32.6                      |  |  |  |
| ML2256            | 6 Mbit       | 392.1                                                | 245.1                       | 196.0                       | 98.0                       | 49.0                      |  |  |  |
| ML22Q58           | 8 Mbit       | 522.2                                                | 326.4                       | 261.0                       | 130.4                      | 65.2                      |  |  |  |

- Non-linear 8-bit PCM, 8-bit PCM, 16-bit PCM, 2-bit ADPCM2, and 4-bit ADPCM2 algorithms
- Serial input/parallel input selectable
- Phrase control table function i.e., user definable phrase control table function
- 2 channels mixing function

• Master clock frequency: 4.096 MHz

• Sampling frequency: 4.0 kHz, 5.3 kHz, 6.0kHz, 6.4 kHz, 8.0 kHz, 10.7 kHz, 12.0kHz,

12.8 kHz, 16.0 kHz, 21.3 kHz, 24.0kHz, 25.6 kHz, 32.0 kHz,

42.7 kHz, 48 kHz

• Maximum number of phrases: 256 phrases

• Sound volume adjustment function built in (2 sounds independently adjustable in 29 steps)

External voice data can be input
14-bit D/A converter built in

• Built-in low-pass filter: Digital filter

• Package: 44-pin plastic QFP (QFP44-P-910-0.80-2K)

(ML2251-XXXGA/ ML2252-XXXGA/ ML2253-XXXGA/

ML2254-XXXGA /ML2256-XXXGA / ML22Q54GA/ML22Q58GA)

33-pin W-CSP (P-VFLGA33-5.03X5.78-0.80-W)

(ML2253-XXXHB/ ML2254-XXXHB)



# ML22Q54



# ML22Q58



# PIN CONFIGURATION (TOP VIEW)

ML2251/52/53/54/56-XXXGA

# 44-pin plastic QFP



NC: No Connection

### ML22Q54GA

### 44-pin plastic QFP



NC: No Connection

### ML22Q58GA

### 44-pin plastic QFP



NC: No Connection

# ML2253/54-XXXHB

# 33pin W-CSP(Bottom View)

| D5/DO  | D3     | D1            | DGND     | ХT     | ХТ        | 6 |
|--------|--------|---------------|----------|--------|-----------|---|
| D6/SCK | D4     | D2            | D0       | DVDD   | TEST      | 5 |
| AGND   | X      | X             | D7/DI    | RESET  | TESTO2    | 4 |
| DAO    | AOUT   | X             | NCR1/NDR | TESTO1 | RD        | 3 |
| AVDD   | DGND   | <del>CS</del> | WR       | BUSY1  | NCR2/DL   | 2 |
| SERIAL | OPTANA | DGND          | DVDD     | DW     | BUSY2/ERR | 1 |
| F      | E      | D             | С        | В      | А         |   |

# **PIN DESCRIPTIONS-1**

# $ML2251/52/53/54/56\text{-}XXXGA \ and \ ML2253/54\text{-}XXXHB \ Common \ Pins$

| QFP Pin              | WCSP pin             | Symbol               | Туре | Description                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------|----------------------|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 43                   | A1                   | BUSY2/ERR            | 0    | When using the built-in ROM for voice output, this pin outputs "L" level while channel 2 side processes a command and while plays back voice.  Works as $\overline{\text{ERR}}$ pin when using the EXT command for voice output. If an abnormality occurred in the transfer of data, the pin will output "L" level and the voice output may become noisy. "H" level at power on. |
| 3                    | B2                   | BUSY1                | 0    | Outputs "L" level while the channel 1 side processes a command and plays back voice.  "H" level at power on.                                                                                                                                                                                                                                                                     |
| 4                    | A2                   | NCR2/DL              | 0    | The command input of channel 2 side is valid at "H" level when using the built-in ROM for voice output.  Works as $\overline{DL}$ pin when using EXT command for the voice output. This pin outputs the signal that captures voice data to inside. The data is captured inside on the rising edge of $\overline{DL}$ .  "H" level at power on.                                   |
| 5                    | C3                   | NCR1/NDR             | 0    | The command input of channel 1 side is valid at "H" level when using the built-in ROM for voice output.  Works as NDR pin when using EXT command for the voice output. The voice data input is valid at "H" level.  "H" level at power on.                                                                                                                                       |
| 9                    | B4                   | RESET                | I    | At "L" level input, the device enters the initial state; the oscillation stops, and AOUT output and DAQ output are GND level at this time.                                                                                                                                                                                                                                       |
| 10                   | A5                   | TEST                 | I    | Test pin for the device. Input "L" level to this pin. This pin has a pull-down resistor built in.                                                                                                                                                                                                                                                                                |
| 14                   | A6                   | XT                   | I    | Wired to a crystal or ceramic oscillator. A feedback resistor of around 1 M $\Omega$ is built in between this XT pin and $\overline{\text{XT}}$ pin (pin 15). When using an external clock, input the clock from this pin.                                                                                                                                                       |
| 15                   | В6                   | XT                   | 0    | Wired to a ceramic or crystal oscillator. When using an external clock, keep this pin open.                                                                                                                                                                                                                                                                                      |
| 16<br>18<br>19<br>20 | E6<br>D5<br>D6<br>C5 | D3<br>D2<br>D1<br>D0 | I/O  | CPU interface data bus pins in the parallel input interface. Channel status output pins at RD pin = "L" level. In the serial input interface, keep these pins at "L" level.                                                                                                                                                                                                      |
| 21                   | E5                   | D4                   | I/O  | CPU interface data bus pin in the parallel input interface.  When RD pin is at "L" level, this pin D4 usually outputs "L" level.  In the serial input interface, keep this pin at "L" level.                                                                                                                                                                                     |
| 23                   | F6                   | D5/DO                | I/O  | CPU interface data bus pin in the parallel input interface.  When RD pin is at "L" level, this D5/DO pin usually outputs "L" level.  Works as channel status output pin in the serial interface.  When CS and RD pins are "L" level, the status of each channel is output serially from this D5/DO pin in synchronization with SCK clock.                                        |

| QFP Pin       | WCSP pin   | Symbol           | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------|------------|------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24            | F5         | D6/SCK           | I/O  | CPU interface data bus pin in the parallel input interface. Usually outputs "L" level when $\overline{RD}$ = "L" level. Works as serial clock input pin in the serial input interface. When the SCK input is at "L" level on the falling edge of $\overline{CS}$ , the DI input is captured in the device on the rising edge of SCK clock. And when the SCK input is at "H" level on the falling edge of $\overline{CS}$ , the DI input is captured on the falling edge of SCK clock. |
| 26            | C4         | D7/DI            | I/O  | CPU interface data bus pin in the parallel input interface. Usually output "L" level when RD is at "L" level. Works as serial data input pin in the serial input interface.                                                                                                                                                                                                                                                                                                           |
| 28            | F3         | DAO              | 0    | DAO pin outputs analog signal of 14-bit DAC.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 29            | E3         | AOUT             | 0    | AOUT pin usually outputs the analog signal of 14-bit DAC via voltage follower.                                                                                                                                                                                                                                                                                                                                                                                                        |
| 32            | F1         | SERIAL           | I    | CPU interface switching pin. Serial input interface at "H" level. And parallel input interface at "L" level.                                                                                                                                                                                                                                                                                                                                                                          |
| 36            | D2         | <del>CS</del>    | I    | CPU interface chip select pin. When $\overline{CS}$ pin is at "H" level, the $\overline{WR}$ , $\overline{DW}$ , and $\overline{RD}$ signals cannot be input to the device.                                                                                                                                                                                                                                                                                                           |
| 37            | E1         | OPTANA           | I    | Keep this pin "L" level. The analog signal of 14-bit DAC is output from DAO pin and from AOUT pin via voltage follower.                                                                                                                                                                                                                                                                                                                                                               |
| 42            | C2         | WR               | ı    | CPU interface write signal.  When $\overline{\text{CS}}$ pin is at "H" level, the $\overline{\text{WR}}$ signal cannot be input to the device.                                                                                                                                                                                                                                                                                                                                        |
| 2             | B1         | DW               | I    | Data write signal when using EXT command for the voice output. Set the pin to "H" level when not using EXT command. When $\overline{CS}$ pin is at "H" level, the $\overline{DW}$ signal cannot be input to the device. This pin has a pull-up resistor built in.                                                                                                                                                                                                                     |
| 6             | А3         | RD               | I    | CPU interface read signal.  When $\overline{CS}$ pin is at "H" level, the $\overline{RD}$ signal cannot be input to the device.  This pin has a pull-up resistor built in.                                                                                                                                                                                                                                                                                                            |
| 7, 8          | B3, A4     | TESTO1<br>TESTO2 | 0    | Output pin for testing. Keep this pin open.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 30            | F2         | $AV_DD$          | _    | Analog power supply pin. Insert a 0.1 $\mu\text{F}$ or larger bypass capacitor between this pin and AGND pin.                                                                                                                                                                                                                                                                                                                                                                         |
| 13, 40        | B5, C1     | $DV_DD$          | _    | Digital power supply pin. Insert a 0.1 $\mu\text{F}$ or larger bypass capacitor between this pin and DGND pin.                                                                                                                                                                                                                                                                                                                                                                        |
| 27            | F4         | AGND             |      | Analog ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 17, 31,<br>39 | C6, D1, E2 | DGND             | _    | Digital ground pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# **PIN DESCRIPTIONS-2**

# ML22Q54/Q58GA Common Pins 44-pin plastic QFP

| Pin                  | Symbol               | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------|----------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 43                   | BUSY2/ERR            | 0    | When using the built-in ROM for voice output, this pin outputs "L" level while channel 2 side processes a command and while plays back voice. Works as $\overline{\text{ERR}}$ pin when using EXT command for the voice output. If an abnormality occurred in the transfer of data, the $\overline{\text{ERR}}$ pin outputs "L" level and the voice output may become noisy. "H" level at power on.                                                                                                                                                  |
| 3                    | BUSY1                | 0    | Outputs "L" level while the channel 1 side processes a command and while plays back voice. "H" level at power on.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4                    | NCR2/DL              | 0    | The input command of channel 2 is valid at "H" level when using the built-in ROM for voice output.  DL pin when using EXT command for the voice output. It outputs the voice data capture signal. The data is captured on the rising edge of DL. "H" level at power on.                                                                                                                                                                                                                                                                              |
| 5                    | NCR1/NDR             | 0    | The command input of channel 1 side is valid at "H" level when using the built-in ROM for voice output.  NDR pin when using EXT command for the voice output. The voice data input is effective at "H" level.  "H" level at power on.                                                                                                                                                                                                                                                                                                                |
| 9                    | RESET                | I    | When "L" level is input to this pin, the device is reset, the oscillation stops, and AOUT and DAQ outputs go into GND level.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 10                   | TEST                 | I    | Test pin for the device. Input "L" level to this pin. This pin has a pull-down resistor built in.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 14                   | ХТ                   | I    | Wired to a crystal or ceramic oscillator. A feedback resistor of around 1 M $\Omega$ is built in between this XT pin and $\overline{\text{XT}}$ pin (pin 15). When using an external clock, input the clock from this pin.                                                                                                                                                                                                                                                                                                                           |
| 15                   | XT                   | 0    | Wired to a ceramic or crystal oscillator. When using an external clock, keep this pin open.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 16<br>18<br>19<br>20 | D3<br>D2<br>D1<br>D0 | I/O  | CPU interface data bus pins in the parallel input interface. Channel status output pins when RD is at "L" level. The pins output the flash memory data when reading the built-in flash memory data. In the serial input interface, keep these pins at "L" level.                                                                                                                                                                                                                                                                                     |
| 21                   | D4                   | I/O  | CPU interface data bus pin in the parallel input interface. The pin outputs flash memory data when reading the built-in flash memory data. When RD is at "L" level other than when reading the flash memory data, this pin usually outputs "L" level. In the serial input interface, keep this pin at "L" level.                                                                                                                                                                                                                                     |
| 23                   | D5/DO                | I/O  | CPU interface data bus pin in the parallel input interface. The pin outputs flash memory data when reading the built-in flash memory data.  When RD is at "L" level other than when reading the flash memory data, this pin usually outputs "L" level.  Channel status output pin in the serial input interface.  When CS and RD are at "L" level, this D5/DO pin serially outputs the status of each channel in synchronization with SCK clock. When reading data of the built-in flash memory, the pin will output serially the flash memory data. |

| Pin | Symbol | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24  | D6/SCK | I/O  | Works as CPU interface data bus pin in parallel input interface. Works as flash memory data output pin when reading the built-in flash memory data. When $\overline{\text{RD}}$ is at "L" level other than when reading the flash memory data, this D6/SCK pin usually outputs "L" level. Works as serial clock input pin in the serial input interface. When the SCK input is at "L" level on the falling edge of $\overline{\text{CS}}$ , the DI input is captured in device on the rising edge of SCK clock. And when the SCK input is at "H" level on the falling edge of $\overline{\text{CS}}$ , the DI input is captured on the falling edge of SCK clock. |
| 26  | D7/DI  | I/O  | Works as CPU interface data bus pin in the parallel input interface. Works as flash data output pin when reading the built-in flash memory data.  When RD is at "L" level at times other than reading the flash memory data, this D7/DI pin usually outputs "L" level.  Works as serial data input pin in the serial input interface.                                                                                                                                                                                                                                                                                                                             |
| 28  | DAO    | 0    | DAO pin outputs the 14-bit DAC analog signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 29  | AOUT   | 0    | AOUT pin outputs the 14-bit DAC analog signal via voltage follower.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 32  | SERIAL | I    | CPU interface switching pin. At "H" level: Serial input interface. At "L" level: Parallel input interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 36  | CS     | 1    | CPU interface chip select pin. When $\overline{CS}$ pin is at "H" level, the $\overline{WR}$ , $\overline{DW}$ , and $\overline{RD}$ signals cannot be input to the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 37  | OPTANA | ı    | Keep this pin "L" level. 14-bit DAC analog signal is output from DAO pin and 14-bit DAC analog signal is output from AOUT pin via the voltage follower.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 42  | WR     | I    | CPU interface write signal.  When $\overline{\text{CS}}$ pin is at "H" level, the $\overline{\text{WR}}$ signal cannot be input to the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2   | DW     | I    | Data write signal at EXT command and Flash I/F command.  When the EXT and Flash I/F commands are not used, keep this pin at "H" level.  When CS pin is at "H" level, the DW signal cannot be input to the device.  This pin has a pull-up resistor built in.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6   | RD     | I    | CPU interface read signal.  This pin is used when reading the status signal of each channel or when reading data of the built-in flash memory.  When not in use, keep this pin to "H" level.  This pin has a pull-up resistor built in.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 7   | TESTO  | 0    | Output pin for testing. Keep this pin open.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 8   | RD/BY  | 0    | Output pin to indicate the automatic erase/write status of the built-in flash memory.  Outputs "L" level during erase or programming cycle to indicate the busy state. Goes to "H" level at the end of the erase or programming cycle and enters into the ready state.                                                                                                                                                                                                                                                                                                                                                                                            |

| Pin        | Symbol           | Туре | Description                                                                                                    |
|------------|------------------|------|----------------------------------------------------------------------------------------------------------------|
| 30         | AV <sub>DD</sub> | _    | Analog power supply pin. Insert a 0.1 $\mu\text{F}$ or larger bypass capacitor between this pin and AGND pin.  |
| 13, 40     | DV <sub>DD</sub> | _    | Digital power supply pin. Insert a 0.1 $\mu\text{F}$ or larger bypass capacitor between this pin and DGND pin. |
| 27         | AGND             | _    | Analog ground pin.                                                                                             |
| 17, 31, 39 | DGND             |      | Digital ground pin.                                                                                            |

# Applicable to ML22Q58 Pins

| Pin | Symbol | Type | Description                                                                                                                               |  |  |
|-----|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 38  | REGOUT | 0    | $3V$ regulator output pin for the built-in flash power supplies. Connect a $10\mu F$ or larger condenser between REGOUT pin and DGND pin. |  |  |
| 41  | VBG    | 0    | Reference voltage output pin for regulator. Recommends connecting a 150pF condenser between REGOUT pin and DGND pin.                      |  |  |

# PIN EQUIVALENT CIRCUITS







# ABSOLUTE MAXIMUM RATINGS

(GND = 0 V)

| Parameter            | Symbol           | Condition Rating                  |                         | Unit     |  |
|----------------------|------------------|-----------------------------------|-------------------------|----------|--|
|                      |                  | Ta = 25°C                         |                         |          |  |
| Power supply voltage | $V_{DD}$         | ML2251/52/53/54/56-XXX            | -0.3 to +7.0            | V        |  |
| Fower supply voltage | V DD             | ML22Q58                           |                         |          |  |
|                      |                  | Ta = 25°C, ML22Q54                | -0.3 to +4.6            | <b>V</b> |  |
| Input voltage        | V <sub>IN</sub>  | Ta = 25°C                         | $-0.3$ to $V_{DD}$ +0.3 | <b>V</b> |  |
| Power Dissipation    | $P_D$            | Ta = 25°C                         | 900                     | mW       |  |
|                      | I <sub>SC</sub>  | Ta = 25°C, Applies to output pins | 6                       | mΛ       |  |
| Output short current |                  | excluding REGOUT pin              | 0                       | mA       |  |
|                      |                  | Ta = 25°C, Applies to REGOUT pin  | 45                      | mA       |  |
| Storage temperature  | T <sub>STG</sub> | _                                 | -55 to +150             | °C       |  |

# RECOMMENDED OPERATING CONDITIONS (3 V)

ML225152/53/54/56-XXX, ML22Q54/Q58

(GND = 0 V)

| Parameter              | Symbol          | Condition               | Range      |       |      | Unit   |  |
|------------------------|-----------------|-------------------------|------------|-------|------|--------|--|
|                        |                 | ML2251/52/53/54/56-XXX, | 2.7 to 3.6 |       |      | V      |  |
| Power supply voltage   | $V_{DD}$        | ML22Q54                 | 2.7 10 3.6 |       |      | V      |  |
|                        |                 | ML22Q58                 | 2.7 to 3.3 |       | V    |        |  |
| 0                      | T <sub>OP</sub> | ML2251/52/53/54/56-XXX  | -40 to +85 |       | °C   |        |  |
| Operating temperature  |                 | ML22Q54/Q58             | 0 to +70   |       |      |        |  |
| Master clock frequency | fosc            |                         | Min.       | Тур.  | Max. | MHz    |  |
|                        |                 | _                       | 3.5        | 4.096 | 4.5  | IVITIZ |  |

# RECOMMENDED OPERATING CONDITIONS (5 V)

ML2251/52/53/54/56-XXX, ML22Q58

(GND = 0 V)

| Parameter              | Symbol           | Condition              | Range      |            |      | Unit  |
|------------------------|------------------|------------------------|------------|------------|------|-------|
| Power supply voltage   | $V_{DD}$         | _                      | 4.5 to 5.5 |            |      | V     |
| Operating temperature  | T <sub>OP</sub>  | ML2251/52/53/54/56-XXX |            | -40 to +85 | °C   |       |
|                        |                  | ML22Q58                | 0 to +70   |            | °C   |       |
| Master clock frequency | f <sub>osc</sub> | _                      | Min.       | Тур.       | Max. | MHz   |
|                        |                  |                        | 3.5        | 4.096      | 4.5  | IVITZ |

#### **ELECTRICAL CHARACTERISTICS**

# DC Characteristics (3 V)

ML2251/52/53/54/56-XXX, ML22Q54/Q58

ML2251/52/53/54/56-XXX:  $DV_{DD}$  =  $AV_{DD}$  = 2.7 to 3.6 V, DGND = AGND = 0 V, Ta = -40 to +85°C ML22Q54: DV<sub>DD</sub> = AV<sub>DD</sub> = 2.7 to 3.6 V, DGND = AGND = 0 V, Ta = 0 to +70°C ML22Q58 : DV<sub>DD</sub> = AV<sub>DD</sub> = 2.7 to 3.3 V, DGND = AGND = 0 V, Ta = 0 to  $+70^{\circ}$ C

| Parameter                                                             | Symbol           | Condition                                                                             | Min.                 | Тур. | Max.                 | Unit |
|-----------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------|----------------------|------|----------------------|------|
| "H" input voltage                                                     | $V_{IH}$         | _                                                                                     | $0.86 \times V_{DD}$ | 1    | _                    | V    |
| "L" input voltage                                                     | $V_{IL}$         | _                                                                                     | _                    | 1    | $0.14 \times V_{DD}$ | V    |
| "H" output voltage                                                    | $V_{OH}$         | $I_{OH} = -1 \text{ mA}$                                                              | V <sub>DD</sub> -0.4 | _    | _                    | V    |
| "L" output voltage                                                    | $V_{OL}$         | $I_{OL} = 2 \text{ mA}$                                                               | _                    | ı    | 0.4                  | V    |
| "H" input current 1                                                   | I <sub>IH1</sub> | $V_{IH} = V_{DD}$                                                                     | _                    |      | 10                   | μΑ   |
| "H" input current 2<br>(Note 1)                                       | I <sub>IH2</sub> | $V_{IH} = V_{DD}$                                                                     | 0.3                  | 2.0  | 15                   | μА   |
| "H" input current 3<br>(Note 2)                                       | I <sub>IH3</sub> | $V_{IH} = V_{DD}$<br>Pull-down resistor built in pin                                  | 8                    | 40   | 130                  | μА   |
| "L" input current 1                                                   | I <sub>IL1</sub> | V <sub>IL</sub> = GND                                                                 | -10                  | _    | _                    | μΑ   |
| "L" input current 2<br>(Note 3)                                       | I <sub>IL2</sub> | $V_{IL}$ = GND<br>Pull-up resistor built in pin                                       | -120                 | -40  | -10                  | μА   |
| "L" input current 3 (Note 1)                                          | I <sub>IL3</sub> | V <sub>IL</sub> = GND                                                                 | <b>–15</b>           | -2.0 | -0.3                 | μА   |
| Playback<br>Operating current                                         | I <sub>DD1</sub> | f <sub>OSC</sub> = 4.096 MHz at no load<br>(ML2251/52/53/54/56-XXX)                   | _                    | 6    | 35                   | mA   |
| consumption                                                           | I <sub>DD2</sub> | f <sub>OSC</sub> = 4.096 MHz at no load<br>(ML22Q54/Q58)                              | _                    | 9    | 35                   | mA   |
| Built-in Flash<br>memory access<br>Operating current<br>consumption 1 | I <sub>DD3</sub> | f <sub>OSC</sub> = 4.096 MHz at no load<br>Read Operation<br>(ML22Q54/Q58)            | _                    | 10   | 35                   | mA   |
| Built-in Flash<br>memory access<br>Operating current<br>consumption 2 | I <sub>DD4</sub> | f <sub>OSC</sub> = 4.096 MHz at no load<br>Write and Erase Operation<br>(ML22Q54/Q58) | _                    | 20   | 60                   | mA   |
|                                                                       |                  | Ta = -40 to +70°C                                                                     | _                    |      | 15                   | μΑ   |
| Standby current                                                       | 1                | Ta = -40 to +85°C                                                                     |                      |      | 50                   | μΑ   |
| consumption                                                           | I <sub>DDS</sub> | Ta = 0 to +70°C<br>(ML22Q54/Q58)                                                      | _                    | _    | 55                   | μА   |

- Notes: 1. Applies to XT pin.
  - 2. Applies to TEST pin.
  - 3. Applies to  $\overline{RD}$  and  $\overline{DW}$  pins.

DC Characteristics (5 V)

ML2251/52/53/54/56-XXX, ML22Q58

ML2251/52/53/54/56-XXX : DV<sub>DD</sub> = AV<sub>DD</sub> = 4.5 to 5.5 V, DGND = AGND = 0 V, Ta = -40 to  $+85^{\circ}$ C ML22Q58 : DV<sub>DD</sub> = AV<sub>DD</sub> = 2.7 to 3.3 V, DGND = AGND =  $\frac{0}{2}$  V, Ta = 0 to +70°C

|                                                                       |                  |                                                                                   | ,                    |      | ,                   |      |
|-----------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------|----------------------|------|---------------------|------|
| Parameter                                                             | Symbol           | Condition                                                                         | Min.                 | Тур. | Max.                | Unit |
| "H" input voltage                                                     | V <sub>IH</sub>  | _                                                                                 | $0.8 \times V_{DD}$  | _    | _                   | V    |
| "L" input voltage                                                     | $V_{IL}$         | _                                                                                 | _                    | _    | $0.2 \times V_{DD}$ | V    |
| "H" output voltage                                                    | $V_{OH}$         | $I_{OH} = -1 \text{ mA}$                                                          | V <sub>DD</sub> -0.4 | _    |                     | V    |
| "L" output voltage                                                    | $V_{OL}$         | $I_{OL} = 2 \text{ mA}$                                                           | _                    | _    | 0.4                 | V    |
| "H" input current 1                                                   | I <sub>IH1</sub> | $V_{IH} = V_{DD}$                                                                 |                      | _    | 10                  | μΑ   |
| "H" input current 2<br>(Note 1)                                       | I <sub>IH2</sub> | $V_{IH} = V_{DD}$                                                                 | 0.8                  | 5.0  | 20                  | μА   |
| "H" input current 3<br>(Note 2)                                       | I <sub>IH3</sub> | $V_{IH} = V_{DD}$<br>Pull-down resistor built in pin                              | 30                   | _    | 350                 | μА   |
| "L" input current 1                                                   | I <sub>IL1</sub> | V <sub>IL</sub> = GND                                                             | -10                  | _    | _                   | μΑ   |
| "L" input current 2<br>(Note 3)                                       | I <sub>IL2</sub> | $V_{IL}$ = GND Pull-up resistor built in pin                                      | -230                 | _    | -60                 | μА   |
| "L" input current 3<br>(Note 1)                                       | I <sub>IL3</sub> | V <sub>IL</sub> = GND                                                             | -20                  | -5.0 | -0.8                | μА   |
| Operating current                                                     | I <sub>DD1</sub> | f <sub>OSC</sub> = 4.096 MHz at no load<br>(ML2251/52/53/54/56-XXX)               | _                    | 19   | 40                  | mA   |
| consumption                                                           | I <sub>DD2</sub> | f <sub>OSC</sub> = 4.096 MHz at no load<br>(ML22Q58)                              | _                    | 22   | 40                  | mA   |
| Built-in Flash<br>memory access<br>Operating current<br>consumption 1 | I <sub>DD3</sub> | f <sub>OSC</sub> = 4.096 MHz at no load<br>Read Operation<br>(ML22Q58)            | _                    | 23   | 40                  | mA   |
| Built-in Flash<br>memory access<br>Operating current<br>consumption 2 | I <sub>DD4</sub> | f <sub>OSC</sub> = 4.096 MHz at no load<br>Write and Erase Operation<br>(ML22Q58) | _                    | 33   | 60                  | mA   |
|                                                                       |                  | Ta = -40 to +70°C                                                                 | _                    |      | 15                  | μΑ   |
| Standby current                                                       | 1                | Ta = -40 to +85°C                                                                 | _                    |      | 100                 | μΑ   |
| consumption                                                           | I <sub>DDS</sub> | Ta = 0 to +70°C<br>(ML22Q58)                                                      | _                    | _    | 100                 | μА   |

Notes: 1. Applies to XT pin.

Applies to TEST pin.
 Applies to RD and DW pins.

#### **Analog Section Characteristics (3 V)**

ML2251/52/53/54/56-XXX, ML22Q54/Q58

$$\begin{split} \text{ML2251/52/53/54/56-XXX: DV}_{\text{DD}} &= \text{AV}_{\text{DD}} = 2.7 \text{ to } 3.6 \text{ V, DGND} = \text{AGND} = 0 \text{ V, Ta} = -40 \text{ to } +85^{\circ}\text{C} \\ \text{ML22Q54: DV}_{\text{DD}} &= \text{AV}_{\text{DD}} = 2.7 \text{ to } 3.6 \text{ V, DGND} = \text{AGND} = 0 \text{ V, Ta} = 0 \text{ to } +70^{\circ}\text{C} \\ \text{ML22Q58: DV}_{\text{DD}} &= \text{AV}_{\text{DD}} = 2.7 \text{ to } 3.3 \text{ V, DGND} = \text{AGND} = 0 \text{ V, Ta} = 0 \text{ to } +70^{\circ}\text{C} \end{split}$$

| Parameter                   | Symbol            | Condition      | Min. | Тур. | Max.                  | Unit |
|-----------------------------|-------------------|----------------|------|------|-----------------------|------|
| AOUT output load resistance | R <sub>LAO</sub>  | _              | 50   | _    | _                     | kΩ   |
| AOUT output voltage range   | V <sub>AOUT</sub> | No output load | 0.5  | _    | AV <sub>DD</sub> -0.5 | V    |
| DAO output impedance        | R <sub>DAO</sub>  |                | 30   | 50   | 70                    | kΩ   |

### **Analog Section Characteristics (5 V)**

ML2251/52/53/54/56-XXX, ML22Q58

ML2251/52/53/54/56-XXX :  $DV_{DD}$  =  $AV_{DD}$  = 4.5 to 5.5 V, DGND = AGND = 0 V, Ta = -40 to +85°C ML22Q58 :  $DV_{DD}$  =  $AV_{DD}$  = 2.7 to 3.3 V, DGND = AGND = 0 V, Ta = 0 to +70°C

| Parameter                   | Symbol           | Condition      | Min. | Тур. | Max.                  | Unit |
|-----------------------------|------------------|----------------|------|------|-----------------------|------|
| AOUT output load resistance | R <sub>LAO</sub> | _              | 50   | _    |                       | kΩ   |
| AOUT output voltage range   | $V_{AOUT}$       | No output load | 0.5  | _    | AV <sub>DD</sub> -0.5 | V    |
| DAO output impedance        | R <sub>DAO</sub> | _              | 30   | 50   | 70                    | kΩ   |
| REGOUT output voltage       | $V_{REGO}$       | ML22Q58        | 2.7  | 3    | 3.3                   | V    |
| VBG output voltage          | V <sub>RG</sub>  | MI 22Q58       | 1.0  | 1.3  | 1.5                   | V    |

### AC Characteristics (3 V) ML2251/52/53/54/56-XXX, ML22Q54/Q58

ML2251/52/53/54-XXX:  $DV_{DD}$  =  $AV_{DD}$  = 2.7 to 3.6 V, DGND = AGND = 0 V, Ta = -40 to +85°C ML22Q54:  $DV_{DD}$  =  $AV_{DD}$  = 2.7 to 3.6 V, DGND = AGND = 0 V, Ta = 0 to +70°C ML22Q58:  $DV_{DD}$  =  $AV_{DD}$  = 2.7 to 3.3 V, DGND = AGND = 0 V, Ta = 0 to +70°C

| Parameter                                                                                                        | Symbol            | Condition                     | Min. | Тур. | Max. | Unit |
|------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------|------|------|------|------|
| Master clock duty cycle                                                                                          | f <sub>duty</sub> | _                             | 40   | 50   | 60   | %    |
| RESET input pulse width                                                                                          | t <sub>RST</sub>  |                               | 1    |      | _    | μS   |
| CS setup time for falling edge of WR                                                                             | t <sub>CWS</sub>  | _                             | 0    |      | _    | ns   |
| CS hold time for rising edge of WR                                                                               | t <sub>CWH</sub>  | _                             | 30   | _    | _    | ns   |
| WR pulse width                                                                                                   | t <sub>WR</sub>   | SERIAL pin = "L"              | 200  | _    | _    | ns   |
| Data setup time for rising edge of WR                                                                            | t <sub>DIS1</sub> | SERIAL pin = "L"              | 100  | _    | _    | ns   |
| Data hold time for rising edge of WR                                                                             | t <sub>DIH1</sub> | SERIAL pin = "L"              | 30   | _    | _    | ns   |
| CS setup time for falling edge of RD                                                                             | t <sub>CRS</sub>  | <del>_</del>                  | 0    | _    | _    | ns   |
| CS hold time for rising edge of RD                                                                               | t <sub>CRH</sub>  | _                             | 0    | _    | _    | ns   |
| RD pulse width 1                                                                                                 | $t_{RD}$          | Status Read                   | 200  | _    | _    | ns   |
| RD pulse width 2                                                                                                 | $t_{RD}$          | Data Read                     | 300  | _    | _    | ns   |
| Data output delay time 1 for falling edge of RD                                                                  | t <sub>DOD1</sub> | Status Read                   | _    | _    | 100  | ns   |
| Data output delay time 2 for falling edge of RD                                                                  | t <sub>DOD3</sub> | Data Read                     | _    |      | 200  | ns   |
| Data output hold time 1 for rising edge of RD                                                                    | t <sub>DOH1</sub> | R <sub>L</sub> =3kΩ           | _    | _    | 100  | ns   |
| SCK setup time for falling edge of CS                                                                            | t <sub>CKS</sub>  | SERIAL pin = "H"              | 200  | _    | _    | ns   |
| SCK hold time for falling edge of $\overline{\text{CS}}$                                                         | t <sub>CKH</sub>  | SERIAL pin = "H"              | 200  |      | _    | ns   |
| Data setup time for rising edge of SCK                                                                           | t <sub>DIS2</sub> | SERIAL pin = "H"              | 30   |      |      | ns   |
| Data hold time for rising edge of SCK                                                                            | t <sub>DIH2</sub> | SERIAL pin = "H"              | 30   |      | _    | ns   |
| SCK "H" level pulse width                                                                                        | t <sub>SCKH</sub> | SERIAL pin = "H"              | 200  |      | _    | ns   |
| SCK "L" level pulse width                                                                                        | t <sub>SCKL</sub> | SERIAL pin = "H"              | 200  |      |      | ns   |
| WR hold time for rising edge of SCK                                                                              | t <sub>swH</sub>  | SERIAL pin = "H"              | 200  | _    | _    | ns   |
| Data output enable time for falling edge of RD                                                                   | t <sub>DOE</sub>  | SERIAL pin = "H"              | _    | _    | 100  | ns   |
| Data output delay time for rising edge of SCK                                                                    | t <sub>DOD2</sub> | SERIAL pin = "H"              | _    |      | 100  | ns   |
| Data output hold time 2 for rising edge of RD                                                                    |                   | SERIAL pin = "H"              |      |      | 100  | 20   |
|                                                                                                                  | t <sub>DOH2</sub> | $R_L=3k\Omega$                | _    |      | 100  | ns   |
|                                                                                                                  |                   | STOP, LOOP, VOL,              |      |      |      |      |
| Interval time 1 from rising edge of $\overline{CS}$ up to                                                        | t <sub>INTW</sub> | EXT, and FLASH                | 1.3  |      | _    | μS   |
| the next falling edge of $\overline{CS}$                                                                         |                   | command input                 |      |      |      |      |
| later of time of from dising of 00 as to                                                                         |                   | f <sub>OSC</sub> = 4.096 MHz  |      |      |      |      |
| Interval time 2 from rising edge of $\overline{\text{CS}}$ up to                                                 | t <sub>INTR</sub> | Data read                     | 200  |      | _    | ns   |
| the next falling edge of $\overline{\text{CS}}$ NCRn output delay time for rising edge of $\overline{\text{WR}}$ | t                 |                               |      |      | 100  | ns   |
| BUSYn output delay time for rising edge of Wi                                                                    | t <sub>NCRD</sub> |                               |      |      | 100  | 113  |
| WR                                                                                                               | t <sub>BSYD</sub> | _                             | _    |      | 100  | ns   |
| "L" level output time of NCRn and BUSYn at                                                                       |                   |                               |      |      |      |      |
| PUP1 command input                                                                                               | t <sub>PUP1</sub> | $f_{OSC}$ = 4.096 MHz         | 1.9  | 2    | 2.1  | ms   |
| Oscillation stabilized time at PUP1 and PUP2                                                                     |                   |                               |      | _    |      |      |
| commands input                                                                                                   | tosc              | $f_{OSC} = 4.096 \text{ MHz}$ | 1.9  | 2    | 2.1  | ms   |
| "L" level output time of NCRn and BUSYn at                                                                       |                   | f - 4.000 MIL                 | 65   | 60   | 67   |      |
| PUP2 command input                                                                                               | t <sub>PUP2</sub> | f <sub>OSC</sub> = 4.096 MHz  | 65   | 66   | 67   | ms   |
| Analog output ramp-up time at PUP2                                                                               | taus              | f <sub>OSC</sub> = 4.096 MHz  | 63   | 64   | 65   | ms   |
| command input                                                                                                    | t <sub>AUP</sub>  | 1080 - 4.030 IVII IZ          | 00   | 04   | 00   | 1113 |

ML2251/52/53/54/56-XXX:  $DV_{DD}$  =  $AV_{DD}$  = 2.7 to 3.6 V, DGND = AGND = 0 V, Ta = -40 to +85°C ML22Q54:  $DV_{DD}$  =  $AV_{DD}$  = 2.7 to 3.6 V, DGND = AGND = 0 V, Ta = 0 to +70°C ML22Q58:  $DV_{DD}$  =  $AV_{DD}$  = 2.7 to 3.3 V, DGND = AGND = 0 V, Ta = 0 to +70°C

| WELL GOO.                                                            | ייי טטיים         |                                                                                                                                 | , , , | D 0 0, | 14 010 | 1700 |
|----------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------|-------|--------|--------|------|
| Parameter                                                            | Symbol            | Condition                                                                                                                       | Min.  | Тур.   | Max.   | Unit |
| "L" level output time of NCRn and BUSYn at                           |                   | f <sub>OSC</sub> = 4.096 MHz                                                                                                    | 0.4   |        | 4.0    |      |
| PDWN1 command input                                                  | t <sub>PD1</sub>  | 10SC - 4.090 MITZ                                                                                                               | 0.4   | _      | 1.3    | μS   |
| "L" level output time of NCRn and BUSYn at                           |                   | f <sub>OSC</sub> = 4.096 MHz                                                                                                    | 60    | 64     | C.F.   |      |
| PDWN2 command input                                                  | t <sub>PD2</sub>  | 10SC - 4.090 IVITIZ                                                                                                             | 63    | 64     | 65     | ms   |
| Command processing time at PDWN2                                     |                   | f = 4.006 MHz                                                                                                                   | 0.5   |        | 4.4    | _    |
| command input                                                        | t <sub>AD</sub>   | f <sub>OSC</sub> = 4.096 MHz                                                                                                    | 0.5   |        | 1.4    | μS   |
| Analog output ramp-down time at PDWN2                                | 4                 | f <sub>OSC</sub> = 4.096 MHz                                                                                                    | 60    | 64     | C.F.   |      |
| command input                                                        | t <sub>ADWN</sub> | 10SC - 4.090 WILIZ                                                                                                              | 63    | 64     | 65     | ms   |
| NCRn "L" level output time 1                                         | t <sub>NCR1</sub> | f <sub>OSC</sub> = 4.096 MHz                                                                                                    | 0.5   | _      | 1.4    | μS   |
| NCRn "L" level output time 2 (Note 1)                                | t <sub>NCR2</sub> | f <sub>OSC</sub> = 4.096 MHz                                                                                                    | 3.88  | 4.125  | 4.38   | ms   |
|                                                                      |                   | Phrase sampling frequency of previous                                                                                           |       | 4 405  | 4.00   |      |
| NCRn "L" level output time 3 (Note 1)                                | t <sub>NCR3</sub> | playback = 4kHz                                                                                                                 | 3.88  | 4.125  | 4.38   | ms   |
| BUSYn "L" level output time                                          | t <sub>BSY1</sub> | f <sub>OSC</sub> = 4.096 MHz                                                                                                    | 0.5   | _      | 1.4    | μS   |
| Interval time from rising edge of NCRn up to                         |                   | 0                                                                                                                               |       |        |        | ·    |
| the next falling edge of CS                                          | t <sub>NCS</sub>  | Command Input                                                                                                                   | 30    | _      | _      | ns   |
| Interval time from rising edge of BUSYn up                           |                   | On many and I may at                                                                                                            |       |        |        |      |
| to the next falling edge of $\overline{\text{CS}}$                   | t <sub>BCS</sub>  | Command Input                                                                                                                   | 30    | _      | _      | ns   |
| "L" level output time of NCRn at CLOOP                               | _                 | f 4.000 MIL                                                                                                                     |       |        |        |      |
| command input                                                        | t <sub>LPC</sub>  | f <sub>OSC</sub> = 4.096 MHz                                                                                                    | 0.2   | _      | 17769  | μS   |
| CS setup time for falling edge of DW                                 | t <sub>CDS</sub>  | _                                                                                                                               | 0     | _      | _      | ns   |
| CS hold time for rising edge of DW                                   | t <sub>CDH</sub>  | _                                                                                                                               | 30    | _      | _      | ns   |
| DW pulse width                                                       | t <sub>WD</sub>   | SERIAL pin = "L"                                                                                                                | 200   | _      | _      | ns   |
| Data setup time for rising edge of $\overline{\text{DW}}$            | t <sub>DIS3</sub> | SERIAL pin = "L"                                                                                                                | 100   | _      | _      | μS   |
| Data hold time for rising edge of DW                                 | t <sub>DIH3</sub> | SERIAL pin = "L"                                                                                                                | 30    | _      | _      | ns   |
| "L" level output time of NCRn and BUSYn at                           | 451110            | ·                                                                                                                               |       |        |        |      |
| EXT command input                                                    | t <sub>EXT</sub>  | f <sub>OSC</sub> = 4.096 MHz                                                                                                    | 0.2   | _      | 260    | μS   |
| NDR output delay time for rising edge of DW                          | t <sub>NDRD</sub> | _                                                                                                                               |       | _      | 100    | ns   |
| DL "L" level pulse width 1                                           | t <sub>WDL1</sub> | f <sub>OSC</sub> = 4.096 MHz                                                                                                    | 5.68  | 5.86   | 6.04   | μS   |
| DE L'IOVOI POIGE WIGHT I                                             | TWOLI             | f <sub>OSC</sub> = 4.096 MHz                                                                                                    | 0.00  | 0.00   | 0.01   | μο   |
| DL "L" level pulse width 2 (Note 2)                                  | t <sub>WDL2</sub> | Sampling frequency = 32 kHz                                                                                                     | 5.68  | 5.86   | 6.04   | μS   |
| DL "H" level pulse width 1                                           | t <sub>WDH1</sub> | $f_{OSC}$ = 4.096 MHz                                                                                                           | 128   | 133    | 137    | μS   |
| DL "H" level pulse width 2                                           | t <sub>WDH2</sub> | $f_{OSC}$ = 4.096 MHz                                                                                                           | 106   | 112    | 116    | μS   |
|                                                                      |                   | f <sub>OSC</sub> = 4.096 MHz<br>8-bit linear/non-linear<br>PCM, 16-bit linear<br>PCM algorithm<br>Sampling frequency =<br>4 kHz | 242   | 250    | 258    | μS   |
| DL pulse period (Note 1)                                             | t <sub>PDL</sub>  | f <sub>OSC</sub> = 4.096 MHz<br>4-bit ADPCM 2<br>Sampling frequency =<br>4 kHz                                                  | 484   | 500    | 516    | μS   |
|                                                                      |                   | f <sub>OSC</sub> = 4.096 MHz<br>2-bit ADPCM 2<br>Sampling frequency =<br>4 kHz                                                  | 0.97  | 1.00   | 1.03   | ms   |
| NDR "L" level pulse width when 16-bit PCM upper 8-bit data is input. | t <sub>WNL</sub>  | f <sub>OSC</sub> = 4.096 MHz                                                                                                    | 0.5   |        | 1.4    | μS   |

Note: Proportional to a sampling frequency.

Note: Proportional to the frequency of a sampling frequency group. 32kHz group expresses one of 32kHz/16kHz/8kHz/4kHz.

# Applicable to ML22Q54

 $DV_{DD}$  =  $AV_{DD}$  = 2.7 to 3.6 V, DGND = AGND = 0 V, Ta = 0 to +70°C

| Parameter                                                             | Symbol           | Condition                    | Min. | Тур. | Max. | Unit |
|-----------------------------------------------------------------------|------------------|------------------------------|------|------|------|------|
| "L" level pulse width of NCRn and BUSYn to write data to flash memory | t <sub>WFW</sub> | f <sub>OSC</sub> = 4.096 MHz | _    | _    | 30   | μS   |
| "L" level pulse width of RD/BY to write data to flash memory          | t <sub>FW</sub>  | f <sub>OSC</sub> = 4.096 MHz | _    | _    | 25   | μS   |
| "L" level pulse width of NCRn and BUSYn to write data to flash memory | t <sub>WFE</sub> | f <sub>OSC</sub> = 4.096 MHz | _    | _    | 25.1 | ms   |
| "L" level pulse width of RD/BY to erase data from flash memory        | t <sub>FE</sub>  | f <sub>OSC</sub> = 4.096 MHz | _    | _    | 25   | ms   |

# Applicable to ML22Q58

 $DV_{DD}$  =  $AV_{DD}$  = 2.7 to 3.3 V, DGND = AGND = 0 V, Ta = 0 to +70°C

| Parameter                                                             | Symbol           | Condition                    | Min. | Тур. | Max. | Unit |
|-----------------------------------------------------------------------|------------------|------------------------------|------|------|------|------|
| "L" level pulse width of NCRn and BUSYn to write data to flash memory | t <sub>WFW</sub> | f <sub>OSC</sub> = 4.096 MHz |      | _    | 105  | μS   |
| "L" level pulse width of RD/BY to write data to flash memory          | t <sub>FW</sub>  | f <sub>OSC</sub> = 4.096 MHz |      | _    | 100  | μS   |
| "L" level pulse width of NCRn and BUSYn to write data to flash memory | t <sub>WFE</sub> | f <sub>OSC</sub> = 4.096 MHz |      | _    | 3    | Sec  |
| "L" level pulse width of RD/BY to erase data from flash memory        | t <sub>FE</sub>  | f <sub>OSC</sub> = 4.096 MHz | _    | _    | 3    | sec  |

### AC Characteristics (5 V) ML2251/52/53/54/56-XXX, ML22Q58

ML2251/52/53/54/56-XXX:  $DV_{DD}$  =  $AV_{DD}$  = 4.5 to 5.5 V, DGND = AGND = 0 V, Ta = -40 to +85°C ML22Q58 :  $DV_{DD}$  =  $AV_{DD}$  = 2.7 to 3.3 V, DGND = AGND = 0 V, Ta = 0 to +70°C

| ML22Q58                                                                                                          | $DV_{DD} = AV$    | $I_{DD} = 2.7$ to 3.3 V, DGN                                                  | D = AGN | D = 0 V | 1a = 0 tc | +70°C |
|------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------|---------|---------|-----------|-------|
| Parameter                                                                                                        | Symbol            | Condition                                                                     | Min.    | Тур.    | Max.      | Unit  |
| Master clock duty cycle                                                                                          | f <sub>duty</sub> | _                                                                             | 40      | 50      | 60        | %     |
| RESET input pulse width                                                                                          | t <sub>RST</sub>  | _                                                                             | 1       |         | _         | μS    |
| CS setup time for falling edge of WR                                                                             | t <sub>CWS</sub>  | _                                                                             | 0       | _       | _         | ns    |
| CS hold time for rising edge of WR                                                                               | t <sub>CWH</sub>  | _                                                                             | 30      | _       | _         | ns    |
| WR pulse width                                                                                                   | t <sub>WR</sub>   | SERIAL pin = "L"                                                              | 200     | _       | _         | ns    |
| Data setup time for rising edge of WR                                                                            | t <sub>DIS1</sub> | SERIAL pin = "L"                                                              | 100     |         | _         | ns    |
| Data hold time for rising edge of WR                                                                             | t <sub>DIH1</sub> | SERIAL pin = "L"                                                              | 30      |         | _         | ns    |
| CS setup time for falling edge of RD                                                                             | t <sub>CRS</sub>  | _                                                                             | 0       |         | _         | ns    |
| CS hold time for rising edge of RD                                                                               | t <sub>CRH</sub>  | _                                                                             | 0       | _       | _         | ns    |
| RD pulse width                                                                                                   | t <sub>RD</sub>   | _                                                                             | 200     | _       | _         | ns    |
| Data output delay time for falling edge of RD                                                                    | t <sub>DOD1</sub> | _                                                                             | _       | _       | 100       | ns    |
| Data output hold time 1 for rising edge of RD                                                                    | t <sub>DOH1</sub> | $R_L=3k\Omega$                                                                | _       | _       | 100       | ns    |
| SCK setup time for falling edge of CS                                                                            | t <sub>CKS</sub>  | SERIAL pin = "H"                                                              | 200     | _       | _         | ns    |
| SCK hold time for falling edge of CS                                                                             | t <sub>CKH</sub>  | SERIAL pin = "H"                                                              | 200     | _       | _         | ns    |
| Data setup time for rising edge of SCK                                                                           | t <sub>DIS2</sub> | SERIAL pin = "H"                                                              | 30      |         | _         | ns    |
| Data hold time for rising edge of SCK                                                                            | t <sub>DIH2</sub> | SERIAL pin = "H"                                                              | 30      |         | _         | ns    |
| SCK "H" level pulse width                                                                                        | t <sub>SCKH</sub> | SERIAL pin = "H"                                                              | 200     | _       | _         | ns    |
| SCK "L" level pulse width                                                                                        | t <sub>SCKL</sub> | SERIAL pin = "H"                                                              | 200     |         | _         | ns    |
| WR hold time for rising edge of SCK                                                                              | t <sub>SWH</sub>  | SERIAL pin = "H"                                                              | 200     |         | _         | ns    |
| Data output enable time for falling edge of RD                                                                   | t <sub>DOE</sub>  | SERIAL pin = "H"                                                              | _       | _       | 100       | ns    |
| Data output delay time for rising edge of SCK                                                                    | t <sub>DOD2</sub> | SERIAL pin = "H"                                                              | _       | _       | 100       | ns    |
| Data output hold time 2 for rising edge of RD                                                                    | t <sub>DOH2</sub> | SERIAL pin = "H" $R_L=3k\Omega$                                               |         | _       | 100       | ns    |
| Interval time 1 from rising edge of $\overline{\text{CS}}$ up to the next falling edge of $\overline{\text{CS}}$ | t <sub>INTW</sub> | STOP, LOOP, VOL,<br>and EXT commands<br>input<br>f <sub>OSC</sub> = 4.096 MHz | 1.3     | _       | _         | μS    |
| Interval time 2 from rising edge of $\overline{\text{CS}}$ up to the next falling edge of $\overline{\text{CS}}$ | t <sub>INTR</sub> | Data read                                                                     | 200     | _       | _         | ns    |
| NCRn output delay time for rising edge of $\overline{\text{WR}}$                                                 | t <sub>NCRD</sub> | _                                                                             | _       | _       | 100       | ns    |
| BUSYn output delay time for rising edge of WR                                                                    | t <sub>BSYD</sub> | _                                                                             | _       | _       | 100       | ns    |
| "L" level output time of NCRn and BUSYn at PUP1 command input                                                    | t <sub>PUP1</sub> | f <sub>OSC</sub> = 4.096 MHz                                                  | 1.9     | 2       | 2.1       | ms    |
| Oscillation stabilization time at PUP1 and PUP2 commands input                                                   | tosc              | f <sub>OSC</sub> = 4.096 MHz                                                  | 1.9     | 2       | 2.1       | ms    |
| "L" level output time of NCRn and BUSYn at PUP2 command input                                                    | t <sub>PUP2</sub> | f <sub>OSC</sub> = 4.096 MHz                                                  | 65      | 66      | 67        | ms    |

ML2251/52/53/54/56-XXX:  $DV_{DD}$  =  $AV_{DD}$  = 4.5 to 5.5 V, DGND = AGND = 0 V, Ta = -40 to +85°C ML22Q58 :  $DV_{DD}$  =  $AV_{DD}$  = 2.7 to 3.3 V, DGND = AGND = 0 V, Ta = 0 to +70°C

| ML22Q58                                                                                      | $DV_{DD} = AV$    | $V_{DD}$ = 2.7 to 3.3 V, DGNI                                                                                         | D = AGN | ID = 0 V | Ta = 0 to | +70°C    |
|----------------------------------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------|---------|----------|-----------|----------|
| Parameter                                                                                    | Symbol            | Condition                                                                                                             | Min.    | Тур.     | Max.      | Unit     |
| Analog output ramp-up time at PUP2 command input                                             | t <sub>AUP</sub>  | f <sub>OSC</sub> = 4.096 MHz                                                                                          | 63      | 64       | 65        | ms       |
| "L" level output time of NCRn and BUSYn at PDWN1 command input                               | t <sub>PD1</sub>  | f <sub>OSC</sub> = 4.096 MHz                                                                                          | 0.4     | _        | 1.3       | μS       |
| "L" level output time of NCRn and BUSYn at PDWN2 command input                               | t <sub>PD2</sub>  | f <sub>OSC</sub> = 4.096 MHz                                                                                          | 63      | 64       | 65        | ms       |
| Command processing time at PDWN2 command input                                               | t <sub>AD</sub>   | f <sub>OSC</sub> = 4.096 MHz                                                                                          | 0.5     | _        | 1.4       | μS       |
| Analog output ramp-down time at PDWN2 command input                                          | t <sub>ADWN</sub> | f <sub>OSC</sub> = 4.096 MHz                                                                                          | 63      | 64       | 65        | ms       |
| NCRn "L" level output time 1                                                                 | t <sub>NCR1</sub> | f <sub>OSC</sub> = 4.096 MHz                                                                                          | 0.5     | _        | 1.4       | μS       |
| NCRn "L" level output time 2 (Note 1)                                                        | t <sub>NCR2</sub> | f <sub>OSC</sub> = 4.096 MHz                                                                                          | 3.88    | 4.125    | 4.38      | ms       |
| NCRn "L" level output time 3 (Note 1)                                                        | t <sub>NCR3</sub> | Phrase sampling frequency of previous playback = 4kHz group                                                           | 3.88    | 4.125    | 4.38      | ms       |
| BUSYn "L" level output time                                                                  | t <sub>BSY1</sub> | f <sub>OSC</sub> = 4.096 MHz                                                                                          | 0.5     | _        | 1.4       | μS       |
| Interval time from rising edge of NCRn up to the next falling edge of $\overline{\text{CS}}$ | t <sub>NCS</sub>  | Command Input                                                                                                         | 30      | _        | _         | ns       |
| Interval time from rising edge of BUSYn up to the next falling edge of CS                    | t <sub>BCS</sub>  | Command Input                                                                                                         | 30      | _        | _         | ns       |
| "L" level output time of NCRn at CLOOP command input                                         | t <sub>LPC</sub>  | f <sub>OSC</sub> = 4.096 MHz                                                                                          | 0.2     | _        | 17769     | μS       |
| CS setup time for falling edge of DW                                                         | t <sub>CDS</sub>  | _                                                                                                                     | 0       |          | _         | ns       |
| CS hold time for rising edge of DW                                                           | t <sub>CDH</sub>  | _                                                                                                                     | 30      |          | _         | ns       |
| DW pulse width                                                                               | t <sub>WD</sub>   | SERIAL pin = "L"                                                                                                      | 200     | _        | _         | ns       |
| Data setup time for rising edge of $\overline{\text{DW}}$                                    | t <sub>DIS3</sub> | SERIAL pin = "L"                                                                                                      | 100     | _        | _         | μS       |
| Data hold time for rising edge of $\overline{\text{DW}}$                                     | t <sub>DIH3</sub> | SERIAL pin = "L"                                                                                                      | 30      | _        | _         | ns       |
| "L" level output time of NCRn and BUSYn at EXT command input                                 | t <sub>EXT</sub>  | f <sub>OSC</sub> = 4.096 MHz                                                                                          | 0.2     | _        | 260       | μS       |
| NDR output delay time for rising edge of $\overline{\text{DW}}$                              | t <sub>NDRD</sub> | _                                                                                                                     | _       | _        | 100       | ns       |
| DL "L" level pulse width 1                                                                   | t <sub>WDL1</sub> | f <sub>OSC</sub> = 4.096 MHz                                                                                          | 5.68    | 5.86     | 6.04      | μS       |
| DL "L" level pulse width 2 (Note 2)                                                          | t <sub>WDL2</sub> | f <sub>OSC</sub> = 4.096 MHz<br>Sampling frequency                                                                    | 5.68    | 5.86     | 6.04      | μS       |
| DL "H" level pulse width 1                                                                   | twou              | = 32 kHz group<br>f <sub>OSC</sub> = 4.096 MHz                                                                        | 128     | 133      | 137       | 6        |
| DL "H" level pulse width 2                                                                   | t <sub>WDH1</sub> | f <sub>OSC</sub> = 4.096 MHz                                                                                          | 106     | 112      | 116       | μS       |
| DE 11 level puise wiutii 2                                                                   | twoH2             | f <sub>OSC</sub> = 4.096 MHz<br>8-bit linear/non-linear<br>PCM, 16-bit linear<br>PCM<br>Sampling frequency<br>= 4 kHz | 242     | 250      | 258       | μS<br>μS |
| DL pulse period (Note 1)                                                                     | t <sub>PDL</sub>  | f <sub>OSC</sub> = 4.096 MHz<br>4-bit ADPCM 2<br>Sampling frequency<br>= 4 kHz                                        | 484     | 500      | 516       | μs       |
|                                                                                              |                   | f <sub>OSC</sub> = 4.096 MHz<br>2-bit ADPCM 2<br>Sampling frequency<br>= 4 kHz                                        | 0.97    | 1.00     | 1.03      | ms       |
| NDR "L" level pulse width when 16-bit high order 8-bit data is input.                        | t <sub>WNL</sub>  | f <sub>OSC</sub> = 4.096 MHz                                                                                          | 0.5     |          | 1.4       | μS       |

# Applicable to ML22Q58

 $DV_{DD}$  =  $AV_{DD}$  = 2.7 to 3.3 V, DGND = AGND = 0 V, Ta = 0 to +70°C

| Parameter                                                             | Symbol           | Condition                    | Min. | Тур. | Max. | Unit |
|-----------------------------------------------------------------------|------------------|------------------------------|------|------|------|------|
| "L" level pulse width of NCRn and BUSYn to write data to flash memory | t <sub>WFW</sub> | f <sub>OSC</sub> = 4.096 MHz | _    | _    | 105  | μS   |
| "L" level pulse width of RD/BY to write data to flash memory          | t <sub>FW</sub>  | f <sub>OSC</sub> = 4.096 MHz | _    | _    | 100  | μS   |
| "L" level pulse width of NCRn and BUSYn to write data to flash memory | t <sub>WFE</sub> | f <sub>OSC</sub> = 4.096 MHz | _    | _    | 3    | Sec  |
| "L" level pulse width of RD/BY to erase data from flash memory        | t <sub>FE</sub>  | f <sub>OSC</sub> = 4.096 MHz | _    | _    | 3    | sec  |

Note: Proportional to a sampling frequency.

Note: Proportional to the frequency of a sampling frequency group. 32kHz group expresses one of 32kHz/16kHz/8kHz/4kHz.

# TIMING DIAGRAMS

# **Parallel CPU Interface Timing**

• Data Write



• Data Read



# **Serial CPU Interface Timing**

• Data Write



### • Data Read



# **Power-On Timing**



# **Power-Up Timing**

# • PUP1 command input



Note: The same timing at both parallel and serial interfaces.

# • PUP2 command input



# **Power-Down Timing**

# • PDWN1 command input



Note: The same timing at both parallel and serial interfaces.

### • PDWN2 command input



# • RESET input



Note: The same timing even when RESET is input while waiting for command.

### **Single Channel Playback Timing**

(Designated 1 channel and input the PLAY command when every channel does not playback.)



Note 1: Length of "L" interval of  $\overline{\mbox{BUSY1}}$  is =  $t_{NCR2}$  + playback time length.

Note 2: The same timing at both parallel and serial interfaces.

# **Single Channel Playback Timing by FADR, START command** (Channel 1)



# Playback Stop Timing (STOP command is input during channel 1 playback only.)



Single Channel Continuous Playback Timing (During channel 1 playback, designated channel 1 and input the PLAY command.)



# Mixing Playback Timing (During channel 1 playback, designated channel 2 and input the PLAY command.)



# Silence Insertion Timing (MUON command is input during channel 1 playback)



# LOOP Playback Set/Release Timing (LOOP playback setting/releasing of channel 1 playback)



# EXT Command Input Timing (16-bit PCM playback is excluded.)



# **EXT Command Input Timing (16-bit PCM playback)**



# **VOL Command Input Timing**



# Flash I/F Command Input Timing

• Data Read Timing



# • Data Write Timing



# • Data Erase Timing



#### **FUNCTIONAL DESCRIPTION**

## **Micro-computer Interface**

The micro-computer interface in the ML2250 family has 2 types of interface circuits built in: Parallel interface and serial interface. The interface setting can be changed with the SERIAL pin.

SERIAL pin = "H" level: Serial interface SERIAL pin = "L" level: Parallel interface

Table below shows the SERIAL pin status in the serial and parallel interfaces.

|                    | SERIAL = "L"           | SERIAL = "H" |                              |  |  |
|--------------------|------------------------|--------------|------------------------------|--|--|
| Parallel interface |                        |              | Serial interface             |  |  |
| D7 (I/O)           | Data input/output pins | D (I)        | Serial data input pin        |  |  |
| D6 (I/O)           |                        | SCK (I)      | Serial clock input pin       |  |  |
| D5 (I/O)           |                        | DO (O)       | Serial data output pin       |  |  |
| D4 (I/O)           |                        | D4 (I)       | Not used. (Input "L" level.) |  |  |
| D3 (I/O)           |                        | D3 (I)       | Not used. (Input "L" level.) |  |  |
| D2 (I/O)           |                        | D2 (I)       | Not used. (Input "L" level.) |  |  |
| D1 (I/O)           | 7                      | D1 (I)       | Not used. (Input "L" level.) |  |  |
| D0 (I/O)           |                        | D0 (I)       | Not used. (Input "L" level.) |  |  |

#### 1. Parallel Interface

When selecting the parallel interface, the I/O pins CS, WR, DW, D7 to D0, and RD are used as input pins to input various commands and data, and as output pins to read out the status of the commands and data input. The micro-computer interface becomes effective when the CS pin is set to "L" level.

When a command or data is input, the input data to D7 through D0 pins is captured inside the device on the rising edge of the WR pin.

The DW pin is used to input data after having input the EXT or Flash I/F command. The method to input data to the DW pin is the same as the method to input command from the WR pin.

To read the channels status, pins CS and RD are made "L" level. By doing so, the status signals (NCR1, NCR2, BUSY1, BUSY2) of each channel are output to D3 through D0 pins. D7 to D4 pins usually output "L" level.

# Command and Data Input Timing



## **Status Read Timing**



Table below shows the contents of each data output when reading the status of the channels.

| Pin | Output status signal          |
|-----|-------------------------------|
| D7  | "L" level                     |
| D6  | "L" level                     |
| D5  | "L" level                     |
| D4  | "L" level                     |
| D3  | Channel 2 busy output (BUSY2) |
| D2  | Channel 1 busy output (BUSY1) |
| D1  | Channel 2 NCR output (NCR2)   |
| D0  | Channel 1 NCR output (NCR1)   |

The BUSY signal outputs "L" level when either a command is being processed or the playback of a pertinent channel is going on. In other states, the BUSY signal outputs "H" level.

The NCR signal outputs "L" level when either a command is being processed or a pertinent channel is in standby for playback. In other states, the NCR signal outputs "H" level.

To read out a status after inputting Flash I/F command for ML22Q54/Q58, D7-D0 pins output "L" level during command processing. After the command processing is completed, D7-D0 pins output "H" level.

#### 2. Serial Interface

When selecting the serial interface, the I/O pins CS, WR, DW, DI, SCK, RD, and DO are used as input pins to input various commands and data, and as output pins to read out the status of the commands and data.

The micro-computer interface becomes effective when CS pin is set to "L" level.

To input the commands and data, "L" level is input to CS and WR pins followed by, from MSB, to DI pin in synchronization with the input clock signal at SCK pin. Data at DI pin is captured inside the device on the rising or falling edge of the clock at SCK pin. And the command is executed on the rising edge of the WR pin. The selection of rising/falling edge of SCK clock is determined by the input level of the SCK pin on the falling edge of the WR pin is at "L" level, the DI pin data is captured inside the device on the rising edge of SCK clock. Conversely, if the SCK pin on the falling edge of the WR pin is at "H" level, then the DI pin data is captured on the falling edge of SCK clock.

Use the DW pin to input various data after having input the EXT or Flash I/F command. The data input method is the same as to input data from the WR pin.

## **Command and Data Input Timings**

## • SCK Rising Edge Operation



## • SCK falling Edge Operation



To read the channel status, input "L" level to CS and RD pins. DQ pin will output the channel status in synchronization with SCK clock.

The selection of rising/falling edge of SCK clock, similar to when inputting the commands and data, is determined by the level at SCK pin at the falling edge of RD pin.

The status signals in the parallel interface are output to D7 to D0 pins sequentially from D7.

## **Status Read Timing**

# • SCK Rising Edge Operation



## • SCK Falling Edge Operation



## **Commands List**

Each command is 1-byte (8 bits) input. PLAY, MUON, and FLASH I/F only are 2 bytes input.

| Command   | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Description                                                                                                                                                                                                                                                                                             |
|-----------|----|----|----|----|----|----|----|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PUP1      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | Instantly shifts the power down device to the command standby state.                                                                                                                                                                                                                                    |
| PUP2      | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  | Suppresses pop noise and shifts the power down device to the command standby state.                                                                                                                                                                                                                     |
| PDWN1     | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | Instantly shifts the device from the command standby state to the power down state.                                                                                                                                                                                                                     |
| PDWN2     | 0  | 0  | 1  | 1  | 0  | 0  | 0  | 0  | Suppresses pop noise and shifts the device from the command standby state to power down state.                                                                                                                                                                                                          |
| PLAY      | 0  | 1  | 0  | 0  | 0  | 0  | C1 | C0 | Inputs the phrase after the playback channel is                                                                                                                                                                                                                                                         |
| PLAT      | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | specified, and then starts the playback.                                                                                                                                                                                                                                                                |
| START     | 0  | 1  | 0  | 1  | 0  | 0  | C1 | C0 | Playback start command with phrase specification. Inputs the phrase after the playback channel is specified, and then starts the playback.  Playback start command without phrase specification. Inputs the phrase with the FADR command and starts the playback on multiple channels at the same time. |
|           | 0  | 1  | 1  | 0  | 0  | 0  | C1 | C0 | Phrase specification command.                                                                                                                                                                                                                                                                           |
| FADR      | M7 | M6 | M5 | M4 | МЗ | M2 | M1 | M0 | With this command, specifies the playback phrase for each channel.                                                                                                                                                                                                                                      |
| STOP      | 0  | 1  | 1  | 1  | 0  | 0  | C1 | C0 | Specifies the finish channel and ends the voice.                                                                                                                                                                                                                                                        |
| MUON      | 1  | 0  | 0  | 0  | 0  | 0  | C1 | C0 | Inserts silence time after specifying the channel                                                                                                                                                                                                                                                       |
| IVIOOIN   | M7 | M6 | M5 | M4 | М3 | M2 | M1 | M0 | to insert silence, and then inserts silence.                                                                                                                                                                                                                                                            |
| SLOOP     | 1  | 0  | 0  | 1  | 0  | 0  | C1 | C0 | Repeats the playback mode setting command. Effective only for the channel being used for playback.                                                                                                                                                                                                      |
| CLOOP     | 1  | 0  | 1  | 0  | 0  | 0  | C1 | C0 | Repeat playback mode releasing command. Inputting the STOP command releases repeat playback mode automatically.                                                                                                                                                                                         |
| VOL       | 1  | 0  | 1  | 1  | 0  | 0  | C1 | C2 | Specifies the channel whose sound volume is to be set, and then sets the volume of that channel.                                                                                                                                                                                                        |
| VOL       | V7 | V6 | V5 | V4 | V3 | V2 | V1 | V0 | be dot, and then dote the volume of that chamber.                                                                                                                                                                                                                                                       |
| EXT       | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | Inputs voice data from the CPU I/F to play it back.                                                                                                                                                                                                                                                     |
| Flash I/F | 1  | 1  | 0  | 1  | BE | SE | WR | RD | Performs data read/write/erase of the built-in flash memory. This command cannot be used while the playback is going on. (Applicable to the ML22Q54/Q58.)                                                                                                                                               |

C1, C0: Channel specification (C0 = "1": Channel 1; CH = "1": Channel 2; C0, C1 = "1": Channel 1,

Channel 2)

F7 to F0: Phrase address M7 to M0: Silence time length

X0: Releases the repeated playback

V4 to V0: Sound volume

RD, WR, SE, BE: Mode (RD = "1": Read data; WR = "1": Write data; SE = "1": Erase sector; BE = "1":

Erase block)

#### **Power Down Function**

In power down state, the power down function in the device stops the internal operation and oscillation, sets AOUT to GND, and minimizes the static Idd.

When an external clock is in use, input "L" level to the XT pin, so that current does not flow into the oscillation circuit.

Figure below shows the equivalent circuit of XT and XT pins.



## Initial state at the reset input

At the reset input, status of each output pins is described in the table below.

| Output pin | Status    | Output pin | Status     |  |
|------------|-----------|------------|------------|--|
| NCR1       | "H" level | XT         | "L" level  |  |
| NCR2       | "H" level | AOUT       | "L" level  |  |
| BUSY1      | "H" level | DAO        | "L" level  |  |
| BUSY2      | "H" level | VBG        | "L" level  |  |
|            |           | REGOUT     | Hi-z level |  |

#### **Channel Status**

Channel status is of 2 types: NCRn and BUSYn.

| Channel | Channel status |       |  |  |  |
|---------|----------------|-------|--|--|--|
| CH1     | NCR1           | BUSY1 |  |  |  |
| CH2     | NCR2           | BUSY2 |  |  |  |

NCRn = "H" indicates that it is possible to input the PLAY, START and MUON commands for the phrase to be played back next for channel n.

BUSYn = "H" indicates a state in which channel n has not performed voice processing. BUSYn = "L" indicates a state in which channel n is performing voice processing.

Meanwhile, after a command is input, the NCR and BUSY signals of all channels are at "L" level during the processing of the command.

#### **Voice Synthesis Algorithm**

The ML2250 family contains 5 algorithm types to match the characteristic of playback voice: 2-bit ADPCM 2 algorithm, 4-bit ADPCM 2 algorithm, 8-bit PCM algorithm, 8-bit non-linear PCM algorithm, and 16-bit PCM algorithm.

Key feature of each algorithm is described in the table below.

| Voice synthesis algorithm | Applied waveform                                      | Feature                                                                                             |
|---------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| Oki 2-bit ADPCM2          | Normal voice waveform                                 | Oki's specific speech synthesis algorithm of low bit rate with improved 2-bit ADPCM.                |
| Oki 4-bit ADPCM2          | Normal voice waveform                                 | Oki's specific speech synthesis algorithm of improved waveform follow-up with improved 4-bit ADPCM. |
| Oki 8-bit Nonlinear PCM   | High-frequency components inclusive sound effect etc. | Algorithm which plays back mid-range of waveform as 10-bit equivalent voice quality.                |
| 8-bit PCM                 | High-frequency components inclusive sound effect etc. | Normal 8-bit PCM algorithm                                                                          |
| 16-bit PCM                | High-frequency components inclusive sound effect etc. | Normal 16-bit PCM algorithm                                                                         |

#### **Memory Allocation and Creating Voice Data**

The ROM is partitioned into 4 data areas: voice (i.e., phrase) control area, test area, voice area, and phrase control table area.

The voice control area manages the ROM's voice data. It controls the start/end addresses of voice data, usage/not usage of the phrase control table function and so on. The voice control area stores voice control data for 256 phrases.

The test area stores the data for testing.

The voice area stores the actual waveform data.

The phrase control table area stores data for effective use of voice data. As for the details, please refer to the Phrase Control Table Function.

There is no phrase control table area if the phrase control table is not used.

The ROM data is created using a development tool.

## ROM Addresses (ML2252)

| 0x00000<br>0x007FF | Voice control area<br>(16 Kbit Fixed)                            |
|--------------------|------------------------------------------------------------------|
| 0x00800            |                                                                  |
| 0x00807            | Test area                                                        |
| 0x00808            | Voice area                                                       |
| max: 0x1FFFF       |                                                                  |
| max: 0x1FFFF       | Phrase Control Table area<br>Depends on creation of ROM<br>data. |

#### **Built-in ROM Usage Prohibited Area**

(Applies to ML2251/52/53/54/56-XXX, ML22Q54/Q58)

The 8 bytes between the voice control area and the voice area in the ROM is the prohibited area for use.

The voice data are stored automatically behind 00808(HEX) address by using the development tool (AR207) when creating the ROM data.

Table below lists the addresses prohibited for use in every ROM model.

| Model         | Voice data area | Usage prohibited area |
|---------------|-----------------|-----------------------|
| ML2251        | 00808 to FFFF   | 00800 to 00807        |
| ML2252        | 00808 to 1FFFF  | 00800 to 00807        |
| ML2253        | 00808 to 5FFFF  | 00800 to 00807        |
| ML2254, 22Q54 | 00808 to 7FFFF  | 00800 to 00807        |
| ML2256        | 00808 to BFFFF  | 00800 to 00807        |
| ML22Q58       | 00808 to FFFFF  | 00800 to 00807        |

Note: The addresses are indicated in hexadecimal notation.

## **Playback Time and Memory Capacity**

The playback time depends upon the memory capacity, sampling frequency, and playback method. The equation showing the relationship is given below.

Playback time [sec] = 
$$\frac{1.024 \times (Memory \ capacity - 16) \ (Kbit)}{Sampling \ frequency \ (kHz) \times Bit \ length}$$

(Bit length is ADPCM, ADPCM 2 = 4 bits; PCM = 8 bits.)

Example: Let the sampling frequency is  $16\,\mathrm{kHz}$  and 4-bit ADPCM algorithm. If one  $8\,\mathrm{Mbits}$  ROM is used, then the playback time is obtained as follows:

$$Playback time = \frac{1.024 \times (8192 - 16) \text{ (Kbit)}}{16 \text{ (kHz)} \times 4 \text{ (bit)}} \cong 131 \text{ (sec)}$$

The above equation gives the playback time when the phrase control table function is not used.

#### **Mixing Function**

The ML2250 family can perform simultaneous mixing of 2 channels. It is possible to specify PLAY and STOP for each channel separately.

- Precautions for Waveform Clamp at the Time of Channels Mixing
  When mixing of channels is done, the clamp occurrence possibility increases from the mixing calculation point of view. If it is known beforehand that the clamp will occur, then adjust the sound volume by VOL command.
- Mixing of Different Sampling Frequency

It is not possible to perform analog mixing by a different sampling frequency.

When performing analog mixing, the sampling frequency group of the first playback channel is selected. Therefore, please note that if analog mixing is performed by a sampling frequency group other than the selected sampling frequency group, then the playback will not be of constant speed: some times faster and at other times slower.

The available sampling groups for analog mixing by a different sampling frequency are listed below.

```
4.0 kHz, 8.0 kHz, 16.0 kHz, 32.0 kHz .... (Group 1) 5.3 kHz, 10.6 kHz, 21.3 kHz, 42.7 kHz .... (Group 2) 6.0kHz, 12.0kHz, 24.0kHz, 48.0kHz .... (Group 3) 6.4 kHz, 12.8 kHz, 25.6 kHz .... (Group 4)
```

Figures below show a case when a sampling frequency group played back a different sampling frequency group.



Figure 1 In Case a Different Sampling Frequency Played Back during Playback of the Other Channel Playback



Figure 2 In Case a Different Sampling Frequency Played Back after the End of the Other Channel

#### **Phrase Control Table Function**

The phrase control table function makes it possible to play back multiple phrases in succession. The following functions are set using the phrase control table function:

• Continuous playback: There is no limit to the number of times a continuous playback can be specified. It

depends on the memory capacity only.

• Silence insertion function: 4 to 1024 ms

Using the phrase control table function enables to effectively use the memory capacity of voice ROM. Below is an example of the ROM configuration in the case of using the phrase control table function.

**Example 1: Phrases Using the Phrase Control Table Function** 



Example 2: Example of ROM Data in case Example 1 Converted to ROM



#### **Command Function Descriptions**

#### 1. PUP1 Command

| • command | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|-----------|---|---|---|---|---|---|---|---|
|-----------|---|---|---|---|---|---|---|---|

PUP1 command is used to shift the ML2250 family from power down state to the command standby state. In the power down state, since the ML2250 family can receive either PUP1 or PUP2 command only, the device will ignore any other input command.

The ML2250 family enters into the power down state in any of the following 3 conditions:

- 1) When the power is inserted.
- 2) At RESET input
- 3) When NCRn and BUSYn go "H" level after inputting the power down command.



The oscillation starts on the rising edge of WR and, after an elapse of about 2 ms oscillation stabilization time, the AOUT output abruptly changes from GND level to  $1/2V_{DD}$  level. Therefore, this abrupt change in AOUT output will cause to generate the pop noise if the AOUT output is not processed outside. To suppress the pop noise, input the PUP2 command.

In the case of serial interface also, the oscillation starts on the rising edge of WR and, after an elapse of oscillation stabilization time, the AOUT output abruptly changes from GND level to  $1/2V_{DD}$  level.

All commands that will be input during oscillation stabilization are ignored, However, if RESET is input, ML2250 family soon enters the power down state.

#### 2. PUP2 Command

| • command | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
|-----------|---|---|---|---|---|---|---|---|
|-----------|---|---|---|---|---|---|---|---|

PUP2 command is used to take measures for the pop noise from the power down state and to shift the ML2250 family to the command standby state.

Since ML2250 family receives either PUP1 or PUP2 command only in the power down state, it will ignore any other command input.

The ML2250 family enters into the power down state in any of the following 3 conditions:

- 1) When the power is inserted.
- 2) At RESET input
- 3) When NCRn and BUSYn go "H" level after the power down command is input.



The oscillation starts with the rising edge of WR and, after an elapse of about 2 ms oscillation stabilization time, the AOUT output gradually changes from GND level to  $1/2V_{DD}$  level in about 64 ms.

In the case of serial interface also, the oscillation starts with the rising edge of WR and, after an elapse of oscillation stabilization time, the AOUT output gradually changes from GND level to  $1/2V_{DD}$  level.

All commands that will be input during oscillation stabilization or while pop noise is being suppressed, are ignored. However, if RESET is input, the ML2250 family soon enters the power down state.

## 3. PDWN1 Command

| • command | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
|-----------|---|---|---|---|---|---|---|---|
|-----------|---|---|---|---|---|---|---|---|

The PDWN1 command is used to shift the ML2250 family from command standby state (both NCRn and BUSYn are "H") to the power down state.

To resume speech synthesis processing after the ML2250 family has shifted to the power down state, first input the PUP1 or PUP2 command and then input the PLAY command.



After the rising edge of WR and after an elapse of the PDWN1command processing time, the oscillation stops and the AOUT output abruptly changes from GND level to  $1/2V_{DD}$  level. This abrupt change in the AOUT output will cause to generate pop noise if the AOUT output is not processed outside. To suppress pop noise, input the PDWN2 command.

The operation after the rising edge of WR is also the same as in the case of serial interface.

#### 4. PDWN2 Command

| • command | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
|-----------|---|---|---|---|---|---|---|---|---|
|-----------|---|---|---|---|---|---|---|---|---|

PDWN2 command is used to take measures for the pop-noise from the command standby status (both NCRn and BUSYn are "H") and to shift the ML2250 family to the power down state.

To resume speech synthesis processing after the ML2250 family has shifted to the power down state, first input the PUP1, or PUP2, command followed by the PLAY command.



After the rising edge of WR and the elapse of PDWN2 command processing time, the AOUT output changes gradually in 64 ms from  $1/2V_{DD}$  level to GND level.

Also in the case of the serial input interface, the AOUT output changes gradually from  $1/2V_{DD}$  level to GND level after the elapse of command processing time.

All commands that will be input while the pop noise is being suppressed, are ignored. However, if RESET is input, the ML2250 family soon enters the power down state.

## 5. PLAY Command

| • command | 0  | 0  | 0  | 0  | 0  | 1  | C1 | C0 | 1 byte  |
|-----------|----|----|----|----|----|----|----|----|---------|
|           | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | 2 bytes |

PLAY command is a 2-byte command. The command first specifies the playback channel, and next sets the playback phrase. PLAY command should be input during the NCR signal of the playback channel is on the "H" level.

| C1 | C0 | Description                   |  |  |  |  |
|----|----|-------------------------------|--|--|--|--|
| 0  | 1  | Starts playback of channel 1. |  |  |  |  |
| 1  | 0  | Starts playback of channel 2. |  |  |  |  |

Since it is possible to specify the playback phrase (F7 to F0) at the time of creating the ROM that stores voice data, please set the phrase that was set when the ROM was created.

Figure below shows the timing of phrase (F7 to F0 = 02H) playback by channel 1.



When the 1<sup>st</sup> byte of the PLAY command is input, the device enters a state in which it waits for the 2<sup>nd</sup> byte to input after the elapse of the command processing time. When the 2<sup>nd</sup> byte of PLAY command is input then, after an elapse of the command processing time, the device starts reading from the address information ROM of phrase for playback by channel 1. Thereafter, channel 1 starts the playback operation, the playback is performed up to the specified ROM address, and then the playback ends automatically.

NCR1 signal of channel 1 remains "L" level during the address control, and returns to "H" level when the address control is finished and the playback starts. When this NCR signal goes "H" level, then it is possible to input the PLAY command of the next playback phrase.

BUSY1 signal of channel 1 remains "L" level during the address control and while playback is going on, and returns to "H" level when the playback is finished. Whether the playback is going on can be known by the BUSY signal.

#### Address Management Time

The time required for managing the address of the playback phrase after the PLAY command is input depends on the lowest sampling frequency of the sampling frequency group that was used to playback the previous phrase. After power is turned on or after RESET is input, a sampling frequency of 4 kHz is used. The sampling frequency for the phrase played back the last time is effective irrespective of which playback channel is used. The table below shows the correspondence between the sampling frequency that was used to playback a phrase the last time and the time required for address management when playing back the next phrase.

| Sampling frequency the last time the  | Time required for address management when playing |
|---------------------------------------|---------------------------------------------------|
| phrase was played back                | back the next phrase                              |
| 4 kHz, 8 kHz, 16 kHz, 32 kHz          | 16 to 17 cycles of 4 kHz (4.00 ms to 4.25 ms)     |
| 5.3 kHz, 10.6 kHz, 21.3 kHz, 42.7 kHz | 16 to 17 cycles of 5.3 kHz (3.00 ms to 3.19 ms)   |
| 6.4 kHz, 12.8 kHz, 25.6 kHz           | 16 to 17 cycles of 6.4 kHz (2.50 ms to 2.66 ms)   |
| 6.0kHz, 12.0kHz, 24.0kHz, 48 kHz      | 16 to 17 cycles of 6 kHz (2.66 ms to 2.84 ms)     |
|                                       |                                                   |

### PLAY Command Input Timing for Continuous Play

The diagram below shows the input timing for the PLAY command when a phrase is played on a channel in continuation of the phrase that preceded it.



The ML2240 synchronizes the address management for the second phrase with the sampling cycle of the phrase that is playing. As shown in the diagram above, when the PLAY command for the second phrase is input, the status is changed to "waiting to start address management for the next phrase." When the remaining voice data of the phrase that is playing reaches the amount of sampling cycles required for address management, the address management for the second phrase begins.

This process makes it possible for the second phrase to start playing back immediately after the first phrase finishes. Phrases can thus be played back continuously without inserting silence between phrases.

However, if the play command for the second phrase is input after there are too few sampling cycles of voice data remaining in the first phrase to allow the address management of the second, the address management of the second phrase will not be completed when the first phrase finishes playing back. Silence is inserted in the interval from the time the address management is completed to when the second phrase begins to play back.

The table below shows the play command input timing for the next phrase continuous play back without the insertion of silence between the phrases using the amount of remaining voice data (the number of samples) in the currently playing back phrase.

| Dlayback mathed            | PLAY input timing                                     |  |  |  |
|----------------------------|-------------------------------------------------------|--|--|--|
| Playback method            | Amount of remaining voice data in playing back phrase |  |  |  |
| 2 bit Oki ADPCM2           | 69th sample or before                                 |  |  |  |
| 4 bit Oki ADPCM2           | 35th sample or before                                 |  |  |  |
| 8 bit nonlinear / 8bit PCM | 18th sample or before                                 |  |  |  |
| 16 bit PCM                 | 18th sample or before                                 |  |  |  |

If the PLAY command for the second phrase is input before the number of samples indicated in the table is reached, continuous play is achieved without the need to insert silence between phrases.

## Notice of Continuous Play

In the case of continuous play using deference sampling frequencies, it may hear as noise on the joint of phrases. The noise is generated by changing cut off frequency built-in the digital filter, and the degree of noise depends on sound sources.

To decrease the noise, inputting 15 sampling or more silent data from the last data of a voice phrase.

In the case of continuous play using the same sampling frequency, the noise is not generated because cut off frequency built-in the digital filter doesn't change.

## 6. START Command

| i i       |   |   |   |   |   |   |    |    |
|-----------|---|---|---|---|---|---|----|----|
| • command | 0 | 1 | 0 | 1 | 0 | 0 | C1 | C0 |

Playback starts on the specified channel. Before the START command is input, the phrase to be played back is specified with the FADR command. The START command is used to start the playback of multiple channels at the same time.

Input is possible when the NCR signal of the channels to be played back is at the "H" level.

The settings for C1 and C0 are as shown in the table below.

| C1 | C0 | Description                    |
|----|----|--------------------------------|
| 0  | 1  | Starts to play back channel 1. |
| 1  | 0  | Starts to play back channel 2. |

Multiple channels can be set at the same time.

The diagram below shows the timing for playing back channels 1 and 2 at the same time.



#### 7. FADR Command

| • command | 0  | 1  | 1  | 0  | 0  | 0  | C1 | C0 | 1st byte |
|-----------|----|----|----|----|----|----|----|----|----------|
|           | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | 2nd byte |

The FADR command is a two-byte command. First it specifies the channel and then it sets the phrase to be played back. After setting the phrase to be played back for each channel, it starts playback with the START command. Input is possible when the NCR signal of the specified channel is at the "H" level. The settings for C1 and C0 are as shown in the table below.

| C1 | C0 | Description                    |
|----|----|--------------------------------|
| 0  | 1  | Sets the phrase for channel 1. |
| 1  | 0  | Sets the phrase for channel 2. |

Multiple channels can be set at the same time.

The phrases to be played back (F7-F0) can be specified when the ROM for storing the voice data is created, so set the phrases that are set when creating the ROM.

The diagram below shows the timing for specifying (F7-F0) = 02H as the phrases to play back on channel 1.



If different phrases are played back with the PLAY command, the phrase previously set by the FADR command will be changed to the phrase played back by the PLAY command, so use the FADR command again to set the phrase to be played back.

## 8. STOP Command

| • command | 0 | 1 | 1 | 1 | 0 | 0 | C1 | C0 |
|-----------|---|---|---|---|---|---|----|----|

STOP command is used to stop playback on channel(s) that correspond to C1 and C0. When the speech synthesis processing stops, the AOUT output of that channel becomes  $1/2V_{DD}$  and the NCRn and BUSYn signals go "H". Although it is possible to input the STOP command regardless of the status of playing back NCRn, a prescribed command interval time is necessary.

Note that STOP command input during power down, shifting to power up, and shifting to power down will be ignored.

C1 and C0 settings are described below.

| C1 | C0 | Description               |  |  |  |
|----|----|---------------------------|--|--|--|
| 0  | 1  | Stops channel 1 playback. |  |  |  |
| 1  | 0  | Stops channel 2 playback. |  |  |  |

Multiple channels can be set at the same time.



## 9. MUON Command

• command

| 1  | 0  | 0  | 0  | 1  | 0  | C1 | C0 | 1 byte  |
|----|----|----|----|----|----|----|----|---------|
| M7 | M6 | M5 | M4 | МЗ | M2 | M1 | MO | 2 bytes |

MUON command is a 2-byte command. This command is used to insert silence between the 2 playback phrases. First is specified the channel in which silence is to be inserted and next is set the silence time length.

| C1 | C0 | Description                   |  |  |  |  |
|----|----|-------------------------------|--|--|--|--|
| 0  | 1  | Inserts silence in channel 1. |  |  |  |  |
| 1  | 0  | Inserts silence in channel 2. |  |  |  |  |

The silence length (M7 to M0) can be set in 256 steps between 4 ms and 1024 ms in 4 ms intervals. Following is the equation to set the silence time length:

$$t_{mu} = (2^7 \times (M7) + 2^6 \times (M6) + 2^5 \times (M5) + 2^4 \times (M4) + 2^3 \times (M3) + 2^2 \times (M2) + 2^1 \times (M1) + 2^0 \times (M0) + 1) \times 4 \text{ ms}$$

The timing diagram shown below is a case of inserting a silence of 200 ms between the 2 phrases of address (F7 to F0 = 02H) and address (F7 to F0 = 03H) on channel 1.



When the PLAY command is input, the address control of phrase 1 ends, the phrase playback starts, and the NCR1 signal goes "H" level. The MUON command is input after this NCR1 signal changes to the "H" level. After the MUON command input, the NCR1 signal remains at "L" level up to the end of phrase 1 playback, and the device enters into a state waiting for the phrase 1 playback to end.

When the phrase 1 playback finishes, the silence playback starts, and NCR1 signal goes "H" level. The PLAY command that specified the next playback phrase 2 is input after this NCR1 signal has changed to the "H" level. After the PLAY command input, the NCR1 signal once again returns to "L" level and the device enters the state waiting for phrase 2 address control and the end of silence playback.

When the silence playback finishes, the phrase 2 playback starts, the NCR1 signal goes "H" level, and the device enters a state in which it is possible to input the next PLAY or MUON command.

BUSY1 signal remains "L" level from input of the phrase 1 PLAY command up to the end of phrase 2 playback.

#### 10. SLOOP Command

| <ul><li>command</li></ul> | 1 | 0 | 0 | 1 | 0 | 0 | C1 | C0 |  |
|---------------------------|---|---|---|---|---|---|----|----|--|

The SLOOP command is used to repeatedly play back the voice of a designated channel. The CLOOP command is used to release the repeated playback setting.

Since the SLOOP command is valid only for a channel on which the playback is going on, make sure to input the SLOOP command after the PLAY command input.

C1 and C0 settings are described below.

| C1 | C0 | Description                      |
|----|----|----------------------------------|
| 0  | 1  | Repeatedly plays back channel 1. |
| 1  | 0  | Repeatedly plays back channel 2. |

Multiple channels can be set at the same time.

If C1 and C0 corresponding to a channel are set to "H" by SLOOP command, then the current playback phrase will be repeatedly played back. Input SLOOP command when NCRn = "H". NCRn is "L" level while the LOOP playback is being set.

Once "H" is set to C1 and C0, the voice is repeatedly played back until the repeated playback setting is released by SLOOP command, or stop playback by the STOP command. Since the repeated playback is released when the STOP command is input, input the SLOOP command once again if desired to repeat the playback. In the case of a phrase using the edit function, the edited phrase is repeatedly played back.

Figure below shows the timing diagram to repeat the playback on channel 1.



### **SLOOP Command Input Scope**

The SLOOP command must be input following the playback start command (PLAY or START command) and after the NCR signal of the channel to be played back has reached the "H" level, but before its BUSY signal reaches the "H" level. If the SLOOP command is input in this interval, it is effective and repetitive play is performed.

However, if the SLOOP command is input near the end of phrase playback, silence is inserted between the first repetitive phrases. The reason for this is the same for repetitive playback as for normal continuous playback. If the SLOOP command is input after there are too few sampling periods of voice data remaining in the phrase that is playing back to allow for the address management of the next phrase, the next phrase (the same phrase as the one currently playing back) cannot start immediately. Silence is inserted to allow time for the address management of the second phrase to be completed before it can start to playback.

The input timing of the SLOOP in which no silence is inserted between repetitive phrases is the same as the input timing of the PLAY/START commands in which no silence is inserted between the phrases at time of continuous playback, as shown in the table below.

| Playback method             | SLOOP input timing Amount of remaining voice data in playing back phrase |
|-----------------------------|--------------------------------------------------------------------------|
| 2 bit Oki ADPCM2            | 69th sample or before                                                    |
| 4 bit Oki ADPCM2            | 35th sample or before                                                    |
| 8 bit nonlinear / 8 bit PCM | 18th sample or before                                                    |
| 16 bit PCM                  | 18th sample or before                                                    |

If the SLOOP command for the second phrase is input before the number of samples indicated in the table is reached, repetitive playback is achieved without the need to insert silence between phrases.

In any case, from the second repetition on there is no insertion of silence.

### 11. CLOOP Command

| <ul><li>command</li></ul> | 1 | 0 | 1 | 0 | 0 | 0 | C1 | C0 |
|---------------------------|---|---|---|---|---|---|----|----|

The CLOOP command releases the repetitive playback mode for the specified channel.

When the repetitive playback mode is released, the NCRn goes to the "H" level.

It is possible to input the CLOOP command regardless of the status of the NCRn of the channel that is playing back, but the prescribed command interval is required.

The settings for C3-C0 are as shown in the table below.

| C1 | C0 | Description                                 |
|----|----|---------------------------------------------|
| 0  | 1  | Releases the repetitive mode for channel 1. |
| 1  | 0  | Releases the repetitive mode for channel 2. |

Multiple channels can be set at the same time.

### **CLOOP Command Input Timing**

Depending on the timing of the CLOOP command input during repetitive playback, the repetitive playback will end either at the end of the currently playing back phrase or after one more repetition of the phrase.

The difference is due to the same process that is required for repetitive playback and normal continuous playback. If the CLOOP command is input at a point in the phrase where the remaining voice data is less than the number of sampling periods required for address management, the address management of the next phrase to be played back (in this case, the same phrase) will have already begun. As the conclusion of address management automatically starts the next phrase playback, the CLOOP command will not take effect until that repetition is complete.

The input timing of the CLOOP command that is necessary to release repetitive playback without the final repetition is the same as the input timing for the PLAY/START commands in which no silence is inserted between the phrases at the time of continuous playback, as shown in the table below.

| Playback method             | CLOOP input timing Amount of remaining voice data in playing back phrase |
|-----------------------------|--------------------------------------------------------------------------|
| 2 bit Oki ADPCM2            | 69th sample or before                                                    |
| 4 bit Oki ADPCM2            | 35th sample or before                                                    |
| 8 bit nonlinear / 8 bit PCM | 18th sample or before                                                    |
| 16 bit PCM                  | 18th sample or before                                                    |

If the CLOOP command for the second phrase is input before the number of samples indicated in the table is reached, repetitive playback ends at the end of the currently playing back phrase.

## 12. VOL Command

0 1 1 0 0 C1 C0 1 byte • command 0 0 V4 V3 V2 0 V1 V0 2 bytes

VOL command is used to adjust the volume of a channel set by CH. The volume can be set in 29 steps up to -58 dB: -2 dB step up to -50 dB, and -5 dB step after -50 dB.

| C1 | C0 | Description               |  |  |  |
|----|----|---------------------------|--|--|--|
| 0  | 1  | Sets volume of channel 1. |  |  |  |
| 1  | 0  | Sets volume of channel 2. |  |  |  |

Following are the volume settings (V4 to V0):

| V4 | V3 | V2 | V1 | V0 | Volume | V4 | V3 | V2 | V1 | V0 | Volume   |
|----|----|----|----|----|--------|----|----|----|----|----|----------|
| 0  | 0  | 0  | 0  | 0  | 0 dB   | 1  | 0  | 0  | 0  | 0  | -32 dB   |
| 0  | 0  | 0  | 0  | 1  | –2 dB  | 1  | 0  | 0  | 0  | 1  | -34 dB   |
| 0  | 0  | 0  | 1  | 0  | –4 dB  | 1  | 0  | 0  | 1  | 0  | -36 dB   |
| 0  | 0  | 0  | 1  | 1  | −6 dB  | 1  | 0  | 0  | 1  | 1  | –38 dB   |
| 0  | 0  | 1  | 0  | 0  | –8 dB  | 1  | 0  | 1  | 0  | 0  | –40 dB   |
| 0  | 0  | 1  | 0  | 1  | –10 dB | 1  | 0  | 1  | 0  | 1  | –42 dB   |
| 0  | 0  | 1  | 1  | 0  | –12 dB | 1  | 0  | 1  | 1  | 0  | –44 dB   |
| 0  | 0  | 1  | 1  | 1  | –14 dB | 1  | 0  | 1  | 1  | 1  | –46 dB   |
| 0  | 1  | 0  | 0  | 0  | –16 dB | 1  | 1  | 0  | 0  | 0  | –48 dB   |
| 0  | 1  | 0  | 0  | 1  | –18 dB | 1  | 1  | 0  | 0  | 1  | -50 dB   |
| 0  | 1  | 0  | 1  | 0  | –20 dB | 1  | 1  | 0  | 1  | 0  | (-50 dB) |
| 0  | 1  | 0  | 1  | 1  | –22 dB | 1  | 1  | 0  | 1  | 1  | –55 dB   |
| 0  | 1  | 1  | 0  | 0  | –24 dB | 1  | 1  | 1  | 0  | 0  | (-55 dB) |
| 0  | 1  | 1  | 0  | 1  | –26 dB | 1  | 1  | 1  | 0  | 1  | -60 dB   |
| 0  | 1  | 1  | 1  | 0  | –28 dB | 1  | 1  | 1  | 1  | 0  | (-60 dB) |
| 0  | 1  | 1  | 1  | 1  | –30 dB | 1  | 1  | 1  | 1  | 1  | OFF      |

All channels are set to 0 dB at the power insertion and RESET input.

### 13. EXT Command

| <ul><li>command</li></ul> | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
|---------------------------|---|---|---|---|---|---|---|---|

EXT command is used to play back an external voice data other than the built-in ROM. Since the playback uses channel 1, specify channel 1 when inputting the STOP and VOL commands.

Note that commands other than the STOP and VOL inputs during the playback by EXT command will be ignored. Also, the EXT command input during the built-in ROM playback will be ignored.

Channel mixing is not possible when executing the EXT command.

Table below describes the function of each pin when the EXT command is executed.

• Parallel Input Interface

| Pin             | Type | Function                                                                                                   |
|-----------------|------|------------------------------------------------------------------------------------------------------------|
| D7 to D0        | I    | External data input pins.                                                                                  |
| <del>CS</del>   |      | CPU interface chip select pin.                                                                             |
|                 | ı    | When $\overline{CS}$ = "H", the $\overline{WR}$ and $\overline{DW}$ signals cannot be input to the device. |
| $\overline{DW}$ |      | Voice data write pin.                                                                                      |
| DVV I I         |      | Input data to this pin when NCR1/NDR pin is at "H" level.                                                  |
| NCR2/DI         | 0    | Works as $\overline{DL}$ pin when executing EXT command. Outputs signal which the device uses              |
| NCR2/DL         | )    | to capture the input data. The data is captured inside with the rising edge.                               |
| NCR1/NDR        | 0    | Works as NDR pin when executing the EXT command. When NDR= "H", the voice data                             |
| NCK I/NDK       | )    | can be input.                                                                                              |
|                 |      | Works as ERR pin when executing the EXT command. When inputting voice data if any                          |
| BUSY2/ERR       | 0    | error occurs in the transfer of data, this pin outputs "L" level and the voice output may                  |
|                 |      | become noisy.                                                                                              |

Figure below shows the timing diagram when executing the EXT command (16-bit PCM is excluded).



When the EXT command is input, after the elapse of the command processing time, the device waits for input of setting data of sampling frequency and voice synthesis algorithm.

When the setting data of sampling frequency and voice synthesis algorithm has been input, the NDR signal goes "L" level and sets the sampling frequency and voice synthesis algorithm with the rising edge of DL signal. The NDR signal goes "H" with the rising edge of this DL signal and the device enters into a state waiting for the voice data input.

When the voice data is input, the NDR signal goes "L" and the voice data is captured inside with the rising edge of DL signal, and the speech synthesis starts. The NDR signal goes "H" level with the rising edge of this DL signal, and the device waits for the input of the next voice data.

After this, the voice data is input when NDR signal is at "H" level.

After the last voice data has been input, the STOP command is input when the NDR signal has gone "H". This ends the external voice data playback mode.

To forcibly end the playback midway, it is possible to input the STOP command regardless of the state of NDR signal.

In case the prescribed data could not be input up to the rising edge of DL signal, the ERR signal goes "L" level in synchronization with the rising edge of DL signal, and informs the occurrence of an abnormality. If the ERR signal has gone "L" level once, the signal remains at "L" level until the STOP command is input.

Correspondence among the sampling frequencies, playback method, and D7 to D0 is shown below.

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
| 0  | P2 | P1 | P0 | S3 | S2 | S1 | S0 |

P2 to P0: Playback method S3 to S0: Sampling frequency

| P2 | P1 | P0 | Playback method |                      |  |  |
|----|----|----|-----------------|----------------------|--|--|
| 0  | 0  | 0  | 2-bit ADPCM2    |                      |  |  |
| 0  | 0  | 1  |                 | 4-bit ADPCM2         |  |  |
| 0  | 1  | 0  |                 | 8-bit non-linear PCM |  |  |
| 0  | 1  | 1  |                 | 8-bit PCM            |  |  |
| 1  | 0  | 0  |                 | 16-bit PCM           |  |  |
| 1  | 0  | 1  |                 | Not used             |  |  |
| 1  | 1  | 0  |                 | Not used             |  |  |
| 1  | 1  | 1  |                 | Not used             |  |  |
|    |    |    |                 |                      |  |  |
| S3 | S2 | S1 | S0              | Sampling frequency   |  |  |
| 0  | 0  | 0  | 0               | 4.0 kHz              |  |  |
| 0  | 0  | 0  | 1               | 8.0 kHz              |  |  |
| 0  | 0  | 1  | 0               | 16.0 kHz             |  |  |
| 0  | 0  | 1  | 1               | 32.0 kHz             |  |  |
| 0  | 1  | 0  | 0               | 5.3 kHz              |  |  |
| 0  | 1  | 0  | 1               | 10.7 kHz             |  |  |
| 0  | 1  | 1  | 0               | 21.3 kHz             |  |  |
| 0  | 1  | 1  | 1               | 42.7 kHz             |  |  |
| 1  | 0  | 0  | 0               | 6.4 kHz              |  |  |
| 1  | 0  | 0  | 1               | 12.8 kHz             |  |  |
| 1  | 0  | 1  | 0               | 25.6 kHz             |  |  |
| 1  | 0  | 1  | 1 Not used      |                      |  |  |
| 1  | 1  | 0  | 0 Not used      |                      |  |  |
| 1  | 1  | 0  | 1               | Not used             |  |  |
| 1  | 1  | 1  | 0               | Not used             |  |  |
| 1  | 1  | 1  | 1 48.0 kHz      |                      |  |  |

Figure below shows a timing diagram when executing the EXT command (16-bit PCM).



In the 16-bit PCM playback, the upper 8 bits in the 16-bit voice data are input first. NDR signal goes "L" level when the upper 8-bit data is input. When the device captures the data, the NDR signal goes "H" level. The data capture internal signal at this time does not appear on DL signal, and the DL signal remains at "H" level. The lower 8 bits in16-bit voice data are input after the NDR signal has gone "H" level. When the lower 8-bit data is input, the NDR signal goes "L" level, and the 16-bit voice data is captured inside with the rising edge of DL signal to perform the speech synthesis.

### 14. Flash I/F Command (Applies to the ML22Q54/Q58)

| <ul><li>command</li></ul> | 1 | 1 | 0 | 1 | BE | SE | WR | RD |
|---------------------------|---|---|---|---|----|----|----|----|

Flash I/F command is used to read/write/erase data on the on-chip 4-Mbit/8-Mbit flash memory. Use it for collectively rewriting of voice data. Flash I/F command cannot use during playing back. In addition, the maximum number of times to rewrite is not prescribed. The typical is 100 times.

Settings of each bit of the Flash I/F command are described below.

| BE | SE | WR | RD | Description                      |
|----|----|----|----|----------------------------------|
| 0  | 0  | 0  | 1  | Reads data.                      |
| 0  | 0  | 1  | 0  | Writes data.                     |
| 0  | 1  | 0  | 0  | Erases in sector (2-kbyte) unit. |
| 1  | 0  | 0  | 0  | Erases in block (64-kbyte) unit  |

Multiple bits cannot be set to "1".

### 1) Data Read

Read address is specified from DW pin in continuation with the Flash I/F command. The RD pin goes low and, consequently, the read data is output to CPU I/F. It is possible to continuously read data because the address automatically increments with the rising edge of RD pin. To read data of a different address, input again from the Flash I/F command.

The data read mode can be exit by a command that is input from WR pin.



Note) "n" means 1 or 2.

### 2) Data Write

Write address is specified from DW pin in continuation with the Flash I/F command. The write address is the input from the DW pin. The operation of data write to the flash memory starts automatically when the write data is input. "L" level is output at RD/BY pin during the operation of data write to the flash memory.

At the end of the data write operation, the RD/BY signal goes "H" level, and NCR and BUSY signals also go "H" level. At this time, the address increments automatically and the device enters the state waiting for the next write data input.

In the case of writing data to a different address, input again from the Flash I/F command.

It is possible to exit from the data write mode by a command that is input from WR pin. Notice that all commands input during the "L" level of the NCR or BUSY signal will be ignored.



Note) "n" means 1 or 2.

### 3) Data Erase

The erase address is input from DW pin in continuation with the Flash I/F command. When the erase address is input, the data erase operation of the flash memory starts automatically. "L" level is output at RD/BY pin during the flash memory erase operation.

At the end of the address erase operation, RD/BY signal goes "H" level, and the NCR and BUSY signals also go "H" level at the same time. Since the address is not incremented in the erase operation, input again from the Flash I/F command in the case of erasing a different address. The operations are the same to erase a sector and to erase a block.

Notice that all commands input while either NCR signal or BUSY signal is "L" level will be ignored.



Note) "n" means 1 or 2.

## RECOMMENDED CERAMIC OSCILLATION

The optimal load capacities when connecting ceramic resonators from KYOCERA CORPORATION, TDK CORPORATION and MURATA MFG., are shown below for reference.

# **KYOCERA**

| Freq<br>[Hz] | Туре       | Optimal load capacity |            |             |             |                               |                                       |  |
|--------------|------------|-----------------------|------------|-------------|-------------|-------------------------------|---------------------------------------|--|
|              |            | C1<br>[pF]            | C2<br>[pF] | Rf<br>[Ohm] | Rd<br>[Ohm] | Supply<br>Voltage<br>Range[V] | Operating<br>Temperature<br>Range[°C] |  |
| 4.0M         | PBRC4.00GR | 30(external)          |            |             | 1.0k        | 2.7 to 5.5                    | 40 to ±95*                            |  |
|              | PBRC4.00HR | 30 (internal)         |            |             |             |                               | -40 to +85*                           |  |

Oscillation circuit diagram using a Ceramic resonator



### TDK CORPORATION

|              |           | Optimal load capacity |            |             |             |                               |                                       |
|--------------|-----------|-----------------------|------------|-------------|-------------|-------------------------------|---------------------------------------|
| Freq<br>[Hz] | Туре      | C1<br>[pF]            | C2<br>[pF] | Rf<br>[Ohm] | Rd<br>[Ohm] | Supply<br>Voltage<br>Range[V] | Operating<br>Temperature<br>Range[°C] |
| 4.0M         | FCR4.0MC5 | 30 (internal)         |            |             |             | 2.7 to 5.5                    | -40 to +85*                           |



# MURATA MFG.,

| '-           |                 | Optimal load capacity          |            |             |             |                               |                                       |  |
|--------------|-----------------|--------------------------------|------------|-------------|-------------|-------------------------------|---------------------------------------|--|
| Freq<br>[Hz] | Туре            | C1<br>[pF]                     | C2<br>[pF] | Rf<br>[Ohm] | Rd<br>[Ohm] | Supply<br>Voltage<br>Range[V] | Operating<br>Temperature<br>Range[°C] |  |
| 3.500M       | CSTCC3M50G56-R0 | 47 (internal)                  |            |             | 1.5k        | 2.7 to 5.5                    |                                       |  |
| 3.500101     | CSTLS3M50G56-B0 | 47 (internal)                  |            |             |             |                               | -40 to +85*                           |  |
| 4.096M       | CSTCR4M09G55-R0 | 39 (internal)                  |            | 1.          | 1.0k        | 2.7 to 5.5                    |                                       |  |
| 4.096101     | CSTLS4M09G56-B0 | 47 (internal)                  |            |             |             |                               |                                       |  |
| 4.500M       | CSTCR4M50G55-R0 | 39 (internal)<br>47 (internal) |            |             | 1.0k        | 2.7 to 5.5                    |                                       |  |
|              | CSTLS4M50G56-B0 |                                |            |             |             |                               |                                       |  |

Oscillation circuit diagram using a Ceramic resonator



<sup>\*</sup> Operating temperature of ML22Q54/Q58 is 0 to +70.

# APPLICATION CIRCUIT EXAMPLE (ML2251/52/53/54/56-XXX, ML22Q54)



### **APPLICATION CIRCUIT EXAMPLE (ML22Q58)**



### PACKAGE DIMENSIONS

44pin plastic QFP

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

## 33-pin W-CSP



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

# **REVISION HISTORY**

| Degument        |               | Page                |                    |                                                          |  |
|-----------------|---------------|---------------------|--------------------|----------------------------------------------------------|--|
| Document<br>No. | Date          | Previous<br>Edition | Current<br>Edition | Description                                              |  |
| PEDL2250FULL-01 | Jun. 25, 2002 | _                   | _                  | Preliminary edition 1                                    |  |
| FEDL2250FULL-01 | Oct. 15, 2002 | _                   | _                  | Final edition 1                                          |  |
| FEDL2250FULL-02 | May 12, 2003  | _                   | _                  | Final edition 2                                          |  |
| EEDLOOFOELII L  | Oct. 17, 2003 | _                   | _                  | Added ML2251 and ML2253                                  |  |
| FEDL2250FULL-03 |               | _                   | _                  | Eliminated mentioned items about PWM                     |  |
|                 | Apr. 20, 2004 | _                   | _                  | Added ML2256                                             |  |
| FEDL2250FULL-04 |               | 49                  | 49                 | Added mentioned items about initial state at reset input |  |
|                 | 06 2004.12.27 | -                   | -                  | Added ML22Q58                                            |  |
|                 |               | -                   | 10-12, 87          | Added ML2253/54-XXXHB(W-CSP Package)                     |  |
|                 |               | -                   | 16-18              | Added the pin equivalent circuits                        |  |
| FJDL2250FULL-06 |               | 44,45               | 50, 51             | Corrected the airticle and charts about serial Interface |  |
|                 |               | -                   | 65                 | Added notes for continuous play                          |  |
|                 |               | -                   | 82, 83             | Added recommended ceramic oscillation                    |  |
|                 |               | 73                  | 84, 85             | Changed the application circuit example                  |  |

### **NOTICE**

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not, unless specifically authorized by Oki, authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans.
  - Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2004 Oki Electric Industry Co., Ltd.